OM13013,598 NXP Semiconductors, OM13013,598 Datasheet - Page 271

no-image

OM13013,598

Manufacturer Part Number
OM13013,598
Description
BOARD DEMO IAR LPC1227 JLINKLITE
Manufacturer
NXP Semiconductors
Series
-r
Datasheets

Specifications of OM13013,598

Design Resources
LPC122x-SK Brd Schematic
Processor To Be Evaluated
LPC1227
Processor Series
LPC122x
Data Bus Width
32 bit
Interface Type
UART, SSP, SPI, I2C
Cpu Core
ARM Cortex-M0
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3 V to 3.6 V
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-6885
NXP Semiconductors
15.5 Register description
Table 249. Register overview: SysTick timer (base address 0xE000 E000)
[1]
UM10441
User manual
Name
SYST_CSR
SYST_RVR
SYST_CVR
SYST_CALIB
Reset Value reflects the data stored in used bits only. It does not include content of reserved bits.
15.5.1 System Timer Control and status register
Access
R/W
R/W
R/W
R/W
Since the SysTick timer is a part of the Cortex-M0, it facilitates porting of software by
providing a standard timer that is available on Cortex-M0 based devices. The SysTick
timer can be used for:
Refer to the Cortex-M0 User Guide for details.
The systick timer registers are located on the ARM Cortex-M0 private peripheral bus (see
Figure
Section
The SYST_CSR register contains control information for the SysTick timer and provides a
status flag. This register is part of the ARM Cortex-M0 core system timer register block.
For a bit description of this register, see
This register determines the clock source for the system tick timer.
Table 250. SysTick Timer Control and status register (SYST_CSR - 0xE000 E010) bit
Bit
0
1
2
An RTOS tick timer which fires at a programmable rate (for example 100 Hz) and
invokes a SysTick routine.
A high-speed alarm timer using the core clock.
A simple counter. Software can use this to measure time to completion and time used.
An internal clock source control based on missing/meeting durations. The
COUNTFLAG bit-field in the control and status register can be used to determine if an
action completed within a set duration, as part of a dynamic clock management
control loop.
Address
offset
0x010
0x014
0x018
0x01C
63), and are part of the ARM Cortex-M0 core peripherals. For details, see
Symbol
ENABLE
TICKINT
CLKSOURCE Reserved
25.5.4.
description
All information provided in this document is subject to legal disclaimers.
Description
System Tick counter enable. When 1, the counter is enabled.
When 0, the counter is disabled.
System Tick interrupt enable. When 1, the System Tick interrupt
is enabled. When 0, the System Tick interrupt is disabled. When
enabled, the interrupt is generated when the System Tick counter
counts down to 0.
Description
System Timer Control and status register
System Timer Reload value register
System Timer Current value register
System Timer Calibration value register
Rev. 1 — 15 February 2011
Chapter 15: LPC122x System Tick (SysTick) timer
Section
25.5.4.
UM10441
Reset value
0
0
© NXP B.V. 2011. All rights reserved.
0x000 0000
0x1F
271 of 442
Reset
value
0
0
0
[1]

Related parts for OM13013,598