OM13013,598 NXP Semiconductors, OM13013,598 Datasheet - Page 180

no-image

OM13013,598

Manufacturer Part Number
OM13013,598
Description
BOARD DEMO IAR LPC1227 JLINKLITE
Manufacturer
NXP Semiconductors
Series
-r
Datasheets

Specifications of OM13013,598

Design Resources
LPC122x-SK Brd Schematic
Processor To Be Evaluated
LPC1227
Processor Series
LPC122x
Data Bus Width
32 bit
Interface Type
UART, SSP, SPI, I2C
Cpu Core
ARM Cortex-M0
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3 V to 3.6 V
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-6885
11.1 How to read this chapter
11.2 Basic configuration
11.3 Features
11.4 Applications
11.5 Description
UM10441
User manual
The I
The peripheral clock to the I2C block I2C_PCLK is provided by the system clock, which is
controlled by the SYSAHBCLKDIV register
through the System AHB clock control register bit 5
Interfaces to external I
other microcontrollers, etc.
A typical I
direction bit (R/W), two types of data transfers are possible on the I
UM10441
Chapter 11: LPC122x I2C-bus controller
Rev. 1 — 15 February 2011
Standard I
Master/Slave.
Arbitration is handled between simultaneously transmitting masters without corruption
of serial data on the bus.
Programmable clock allows adjustment of I
Data transfer is bidirectional between masters and slaves.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization is used as a handshake mechanism to suspend and
resume serial transfer.
Supports Fast-mode Plus.
Optional recognition of up to four distinct slave addresses.
Monitor mode allows observing all I
I
The I
Data transfer from a master transmitter to a slave receiver. The first byte transmitted
by the master is the slave address. Next follows a number of data bytes. The slave
returns an acknowledge bit after each received byte.
2
2
C-bus can be used for test and diagnostic purposes.
C-bus controller is available on all LPC122x parts.
2
2
C block contains a standard I
C-bus configuration is shown in
2
C-compliant bus interfaces may be configured as Master, Slave, or
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 15 February 2011
2
C standard parts, such as serial RAMs, LCDs, tone generators,
2
2
C-compliant bus interface with two pins.
C-bus traffic, regardless of slave address.
Figure
(Table
2
C transfer rates.
13. Depending on the state of the
21). The I2C block can be disabled
(Table
21) for power savings.
2
C-bus:
© NXP B.V. 2011. All rights reserved.
User manual
180 of 442

Related parts for OM13013,598