MCF5272VF66 Freescale, MCF5272VF66 Datasheet - Page 223
![](/photos/31/37/313782/mcf5272vf66_sml.jpg)
MCF5272VF66
Manufacturer Part Number
MCF5272VF66
Description
Manufacturer
Freescale
Datasheet
1.MCF5272VF66.pdf
(544 pages)
Specifications of MCF5272VF66
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Not Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MCF5272VF66
Manufacturer:
HYNIX
Quantity:
19
Company:
Part Number:
MCF5272VF66
Manufacturer:
FREESCAL
Quantity:
885
Company:
Part Number:
MCF5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCF5272VF66J
Manufacturer:
Freescale
Quantity:
256
Company:
Part Number:
MCF5272VF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MCF5272VF66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
- Current page: 223 of 544
- Download datasheet (7Mb)
stays inactive for 60 bit times. If so, the transmission begins after waiting an additional 36 bit times (96 bit
times after carrier sense originally went inactive).
If a collision occurs during the transmit frame, the FEC follows the specified backoff procedures and
attempts to retransmit the frame until the retry limit is reached. The FEC stores the first 64 bytes of the
transmit frame in internal RAM, so they need not be retrieved from system memory in case of a collision.
This improves external bus use and reduces latency whenever the backoff process results in an immediate
retransmission.
See Figure 11-28 on page 11-37 for the following discussion. When the end of the last transmit buffer in
the current frame is reached, the 32-bit frame check sum is appended (if TxBD[TC] is set) and
transmission is disabled (E_TxEN is negated). Following the transmission of the check sum, the FEC
writes the frame status bits into the buffer descriptor and clears the ready bit. When the end of the current
BD is reached but it is not the last buffer in the frame, then only the ready bit is cleared. Short frames are
automatically padded by the transmit logic.
If the transmit frame length exceeds the value programmed in the maximum frame length register, the
BABT interrupt is asserted. However, the entire frame is transmitted and is not truncated. See
Section 11.5.14, “Maximum Frame Length Register
Both buffer and frame interrupts may be generated as determined by the EIMR register settings.
Setting the graceful transmit stop bit, TCR[GTS], pauses transmission. The FEC transmitter stops
immediately if no transmission is in progress. Otherwise it continues transmission until the current frame
finishes normally or terminates with a collision. When TCR[GTS] is cleared, the FEC resumes
transmission with the next frame.
The FEC transmits bytes lsb first.
11.4.1
The FEC receiver is designed to work with almost no intervention from the host and can perform address
recognition, CRC, short frame checking, and maximum frame length checking.
When the FEC receiver is enabled by setting ECR[ETHER_EN] and RDAR[24] it immediately starts
processing receive frames. Received frame processing proceeds as follows:
Freescale Semiconductor
•
•
•
•
•
•
When E_RxDV asserts, the receiver first checks for a valid header comprised of a preamble and
start-of-frame delimiter (PA/SDF).
If the PA/SFD is valid, it is stripped off and the frame processed further by the receiver. If a valid
PA/SFD is not found, the frame is ignored.
In serial mode, the first 16 bit times of E_RxD0 following assertion of E_RxDV (RENA) are
ignored.
After the first 16 bit times, the data sequence is checked for alternating I/0.
If a 11 or 00 data sequence is detected during bit times 17 to 21, the remainder of the frame is
ignored.
After bit time 21, the data sequence is monitored for a valid start-of-frame delimiter (SFD) of 11.
If a 00 is detected, the frame is rejected. When a 11 is detected, the PA/SFD sequence is complete.
FEC Frame Reception
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
(MFLR).”
Ethernet Module
11-5
Related parts for MCF5272VF66
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![mcf5272](/images/manufacturer_photos/0/2/263/freescale_semiconductor__inc_tmb.jpg)
Part Number:
Description:
Mcf5272 Coldfire Integrated Microprocessor User
Manufacturer:
Freescale Semiconductor, Inc
Datasheet:
![AN2184](/images/no-image3.png)
Part Number:
Description:
MCF5272 Interrupt Service Routine for the Physical Layer Interface Controller
Manufacturer:
Freescale Semiconductor / Motorola
Datasheet:
![TWR-ELEV](/photos/9/0/90062/twr-elev_inside_tmb.jpg)
Part Number:
Description:
TOWER ELEVATOR BOARDS HARDWARE
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-SER](/photos/9/0/90065/twr-ser_tmb.jpg)
Part Number:
Description:
TOWER SERIAL I/O HARDWARE
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-LCD](/photos/37/59/375952/twr-lcd_bd_tmb.jpg)
Part Number:
Description:
LCD MODULE FOR TWR SYSTEM
Manufacturer:
Freescale Semiconductor
Datasheet:
![MCIMX51LCD](/photos/37/58/375843/mx51-lcd_tmb.jpg)
Part Number:
Description:
DAUGHTER LCD WVGA I.MX51
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-MPC5125](/photos/37/59/375933/twrmpc5125_tmb.jpg)
Part Number:
Description:
TOWER SYSTEM BOARD MPC5125
Manufacturer:
Freescale Semiconductor
Datasheet:
![MCIMX51EVKJ](/photos/9/23/92399/mcimx51evkj_tmb.jpg)
Part Number:
Description:
KIT EVALUATION I.MX51
Manufacturer:
Freescale Semiconductor
Datasheet:
![MCIMX25WPDKJ](/photos/37/58/375856/imx25pdk_bd_tmb.jpg)
Part Number:
Description:
KIT DEVELOPMENT WINCE IMX25
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-MPC5125-KIT](/photos/9/25/92581/mfg_twr-mpc5125-kit_tmb.jpg)
Part Number:
Description:
TOWER SYSTEM KIT MPC5125
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-K40X256](/photos/30/35/303578/twr-kx0n_tmb.jpg)
Part Number:
Description:
TOWER SYSTEM BOARD K40X256
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-K40X256-KIT](/photos/37/58/375861/twr-kx0n-kit_tmb.jpg)
Part Number:
Description:
TOWER SYSTEM KIT K40X256
Manufacturer:
Freescale Semiconductor
Datasheet:
![MCIMX28EVK](/photos/16/13/161325/imx28_tmb.jpg)
Part Number:
Description:
Microcontrollers (MCU) MX28 PLATFORM DEV KIT
Manufacturer:
Freescale Semiconductor
Datasheet:
![TWR-K60N512-IAR](/photos/18/26/182613/twr-kx0n_tmb.jpg)
Part Number:
Description:
MCU, MPU & DSP Development Tools IAR KickStart Kit for Kinetis K60
Manufacturer:
Freescale Semiconductor
Datasheet:
![MCIMXHDMICARD](/photos/40/32/403220/mcimxhdmicard_tmb.jpg)
Part Number:
Description:
24BIT HDMI MX535/08
Manufacturer:
Freescale Semiconductor
Datasheet: