MCF5272VF66 Freescale, MCF5272VF66 Datasheet - Page 16

MCF5272VF66

Manufacturer Part Number
MCF5272VF66
Description
Manufacturer
Freescale
Datasheet

Specifications of MCF5272VF66

Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
66MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
MA-BGA
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5272VF66
Manufacturer:
HYNIX
Quantity:
19
Part Number:
MCF5272VF66
Manufacturer:
FREESCAL
Quantity:
885
Part Number:
MCF5272VF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCF5272VF66J
Manufacturer:
Freescale
Quantity:
256
Part Number:
MCF5272VF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5272VF66R2J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Paragraph
Number
5.5 Background Debug Mode (BDM) ............................................................................................... 5-15
5.6 Real-Time Debug Support ........................................................................................................... 5-33
5.7 Processor Status, DDATA Definition ........................................................................................... 5-36
5.8 Freescale-Recommended BDM Pinout ....................................................................................... 5-41
6.1 Features .......................................................................................................................................... 6-1
6.2 Programming Model ...................................................................................................................... 6-2
xvi
5.4.5 Data Breakpoint/Mask Registers (DBR, DBMR) ............................................................ 5-12
5.4.6 Program Counter Breakpoint/Mask Registers
5.4.7 Trigger Definition Register (TDR) ................................................................................... 5-14
5.5.1 CPU Halt .......................................................................................................................... 5-16
5.5.2 BDM Serial Interface ....................................................................................................... 5-17
5.5.3 BDM Command Set ......................................................................................................... 5-19
5.6.1 Theory of Operation .......................................................................................................... 5-34
5.6.2 Concurrent BDM and Processor Operation ...................................................................... 5-35
5.7.1 User Instruction Set .......................................................................................................... 5-36
5.7.2 Supervisor Instruction Set ................................................................................................ 5-40
6.2.1 SIM Register Memory Map ................................................................................................ 6-2
6.2.2 Module Base Address Register (MBAR) ........................................................................... 6-3
(PBR, PBMR) ............................................................................................................................ 5-13
5.5.2.1 Receive Packet Format ....................................................................................... 5-18
5.5.2.2 Transmit Packet Format ...................................................................................... 5-18
5.5.3.1 ColdFire BDM Command Format ...................................................................... 5-20
5.5.3.2 Command Sequence Diagrams ........................................................................... 5-21
5.5.3.3 Command Set Descriptions ................................................................................ 5-22
5.6.1.1 Emulator Mode ................................................................................................... 5-35
5.5.3.1.1 Extension Words as Required .................................................................... 5-20
5.5.3.3.1 Read A/D Register (
5.5.3.3.2 Write A/D Register (
5.5.3.3.3 Read Memory Location (
5.5.3.3.4 Write Memory Location (
5.5.3.3.5 Dump Memory Block (
5.5.3.3.6 Fill Memory Block (
5.5.3.3.7 Resume Execution (
5.5.3.3.8 No Operation (
5.5.3.3.9 Read Control Register (
5.5.3.3.10 Write Control Register (
5.5.3.3.11 Read Debug Module Register (
5.5.3.3.12 Write Debug Module Register (
MCF5272 ColdFire
Table of Contents (Continued)
System Integration Module (SIM)
®
Integrated Microprocessor User’s Manual, Rev. 3
NOP
Chapter 6
).................................................................................... 5-30
GO
RAREG
FILL
WAREG
Title
) ............................................................................. 5-29
DUMP
RCREG
) .......................................................................... 5-28
READ
WCREG
WRITE
/
RDREG
/
WDREG
) ................................................................... 5-27
).................................................................. 5-30
) ................................................................. 5-24
)............................................................... 5-25
RDMREG
).............................................................. 5-31
WDMREG
)........................................................... 5-22
) ........................................................ 5-23
)................................................. 5-32
)............................................... 5-33
Freescale Semiconductor
Number
Page

Related parts for MCF5272VF66