cx28365 Mindspeed Technologies, cx28365 Datasheet - Page 173

no-image

cx28365

Manufacturer Part Number
cx28365
Description
X12, X6, X4 T3/e3 Framer And Atm Cell Transmission Convergence Sublayer Processor
Manufacturer
Mindspeed Technologies
Datasheet
CX28365/6/4 Data Sheet
0x41—SR01 (Interrupt Source Status Register)
TxDLFEACItr
RxDLltr
RxFEACltrs
AlarmEndItr
AlarmStrtItr
Ctrltr
500028C
7
Transmit Data Link/FEAC Interrupt Source—Set if one or more of the interrupt-related active
status bits in the Transmit Data Link FEAC Status register are high. Cleared when the bits
related to interrupt activation in the Transmit Data Link FEAC Status register or their interrupt
masks are low.
Receive Data Link Interrupt Source—Set if one or more of the interrupt-related active status
bits in the Receive Data Link Status register are high. Cleared when the bits related to interrupt
activation in the Receive Data Link Status register or their interrupt masks are low.
Receive FEAC Interrupt Source—Set if one or more of the interrupt-related active status bits
in the Receive FEAC Status register are high. Cleared when the bits related to interrupt
activation in the Receive FEAC Status register or their interrupt masks are low.
Alarm End Interrupt Source—Set if one or more of the active status bits in the Alarm End
Interrupt Status register are high. Cleared when the bits related to interrupt activation in the
Alarm End Interrupt Status register or their interrupt masks are low.
Alarm Start Interrupt Source—Set if one or more of the active status bits in the Alarm Start
Interrupt Status register are high. Cleared when the bits related to interrupt activation in the
Alarm Start Interrupt Status register or their interrupt masks are low.
Counter Interrupt Source—Set if one or more of the active status bits in the Counter Interrupt
Status register are high. Cleared when the bits related to interrupt activation in the Counter
Interrupt Status register or their interrupt masks are low.
6
This register identifies which status registers reports the reason for the interrupt
assertion. If a framer interrupt has occurred (PORTINTn[FrmrInt]), this register is
read at the beginning of the interrupt service routine, after the source channel is
identified.
Value after reset: 00
Direction: Read only
Value after enable: Unaffected (affected indirectly by other registers)
NOTE:
Preliminary Information/Mindspeed Proprietary and Confidential
TxDLFEACItr
5
Mindspeed Technologies™
More than one bit can be high at the same time due to multiple sources for the
interrupt.
RxDLltr
4
RxFEACltrS
3
AlarmEndItr
2
AlarmStrtItr
1
Ctrltr
0
Registers
3
-
63

Related parts for cx28365