UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 1535

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
(4) DMA addressing control registers 0 to 3 (DADC0 to DADC3)
Cautions 1. Be sure to clear bits 15, 13 to 8, and 3 to 0 of the DADCn register to 0.
The DADC0 to DADC3 registers are 16-bit registers that control the DMA transfer mode for DMA channel n (n
= 0 to 3).
These registers can be read or written in 16-bit units.
Reset sets these registers to 0000H.
2. Set the DADCn register at the following timing when DMA transfer is disabled (DCHCn.Enn
3. The DS0 bit specifies the size of the transfer data, and does not control bus sizing. If 8-bit
4. If the transfer data size is set to 16 bits (DS0 bit = 1), transfer cannot be started from an
5. If DMA transfer is executed on an on-chip peripheral I/O register (as the transfer source or
(n = 0 to 3)
bit = 0).
data (DS0 bit = 0) is set, therefore, the lower data bus is not always used.
odd address. Transfer is always started from an address with the first bit of the lower
address aligned to 0.
destination), be sure to specify the same transfer size as the register size. For example, to
execute DMA transfer on an 8-bit register, be sure to specify 8-bit transfer.
DADCn
• Period from after reset to start of first DMA transfer
• Period from after channel initialization by DCHCn.INITn bit to start of DMA transfer
• Period from after completion of DMA transfer (DCHCn.TCn bit = 1) to start of the next
After reset:
DMA transfer
SAD1
DAD1
SAD1
DS0
0000H
15
0
1
0
0
1
1
0
0
1
1
0
7
CHAPTER 24 DMA FUNCTION (DMA CONTROLLER)
8 bits
16 bits
SAD0
DAD0
SAD0
DS0
R/W
14
0
1
0
1
0
1
0
1
6
User’s Manual U19601EJ2V0UD
Increment
Decrement
Fixed
Setting prohibited
Increment
Decrement
Fixed
Setting prohibited
Address:
DAD1
13
Setting of count direction of the transfer source address
0
5
Setting of count direction of the destination address
DADC0 FFFFF0D0H, DADC1 FFFFF0D2H,
DADC2 FFFFF0D4H, DADC3 FFFFF0D6H
DAD0
Setting of transfer data size
12
0
4
11
0
3
0
10
0
0
2
9
0
1
0
8
0
0
0
1533

Related parts for UPD70F3786GJ-GAE-AX