UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 1079

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
(1) CAN0 global control register (C0GMCTRL)
(a) Read
(b) Write
(a) Read
Remark When the CAN sleep mode/CAN stop mode is entered, or when the GOM bit is cleared to 0, the
The C0GMCTRL register is used to control the operation of the CAN module.
Cautions 1. While the MBON bit is cleared (to 0), software access to the message buffers
After reset: 0000H
C0GMCTRL
C0GMCTRL
MBON
0
1
Write access and read access to the message buffer register and the transmit/receive history list registers is
disabled.
Write access and read access to the message buffer register and the transmit/receive history list registers is
enabled.
MBON bit is cleared to 0. When the CAN sleep mode/CAN stop mode is released, or when the
GOM bit is set to 1, the MBON bit is set to 1.
2. This bit is read-only. Even if 1 is written to the MBON bit while it is 0, the value of the
(C0MDATA0m,
C0MDATA23m,
C0MDATA7m, C0MDATA67m, C0MDLCm, C0MCONFm, C0MIDLm, C0MIDHm, and
C0MCTRLm), or registers related to transmit history or receive history (C0LOPT,
C0TGPT, C0LIPT, and C0RGPT) is disabled.
MBON bit does not change, and access to the message buffer registers, or registers
related to transmit history or receive history remains disabled.
MBON
15
15
7
0
0
7
0
R/W
Bit enabling access to message buffer register, transmit/receive history registers
Address:
14
14
0
6
0
0
6
0
C0MDATA1m,
CHAPTER 21 CAN CONTROLLER
C0MDATA4m,
User’s Manual U19601EJ2V0UD
03FEC000H
13
13
0
5
0
0
5
0
C0MDATA01m,
C0MDATA5m,
12
12
0
4
0
0
4
0
11
11
3
3
0
0
0
0
C0MDATA45m,
C0MDATA2m,
10
10
0
2
0
0
2
0
EFSD
EFSD
Set
9
0
1
9
1
0
C0MDATA3m,
C0MDATA6m,
GOM
GOM
Clear
GOM
Set
8
0
0
8
0
1077
(1/2)

Related parts for UPD70F3786GJ-GAE-AX