UPD70F3786GJ-GAE-AX Renesas Electronics America, UPD70F3786GJ-GAE-AX Datasheet - Page 1025

no-image

UPD70F3786GJ-GAE-AX

Manufacturer Part Number
UPD70F3786GJ-GAE-AX
Description
MCU 32BIT V850ES/JX3-E 144-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Er
Datasheet

Specifications of UPD70F3786GJ-GAE-AX

Core Processor
RISC
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, CSI, EBI/EMI, Ethernet, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
100
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
124K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3786GJ-GAE-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Notes 1. Cancel the wait during a master transmission by writing data to IICn, not by setting WRELn.
Remark
2. To cancel the slave wait state, write FFH to IICn or set WRELn.
WRELn
INTIICn
WRELn
INTIICn
ACKDn
MSTSn
ACKDn
MSTSn
ACKEn
ACKEn
Processing by master device
WTIMn
SDA0n
WTIMn
Transfer lines
SCL0n
Processing by slave device
SPDn
TRCn
SPDn
TRCn
STDn
SPTn
STDn
SPTn
STTn
STTn
IICn
IICn
n = 0 to 3 (V850ES/JH3-E)
n = 0 to 4 (V850ES/JJ3-E)
H
H
H
H
L
L
L
L
L
Transmit
Receive
(When 9-Clock Wait Is Selected for Both Master and Slave) (3/3)
IICn ← FFH Note2
IICn ← data Note 1
Figure 20-24. Example of Master to Slave Communication
D7
Note 2
1
D6
2
D5
3
D4
4
User’s Manual U19601EJ2V0UD
D3
CHAPTER 20 I
5
(c) Stop condition
D2
6
D1
7
D0
8
2
C BUS
ACK
9
IICn ← FFH Note2
Note 2
condition
Stop
(when SPIEn = 1)
(when SPIEn = 1)
condition
Start
IICn ← address
AD6
1
AD5
2
1023

Related parts for UPD70F3786GJ-GAE-AX