sc9s12hy64j0vllr Freescale Semiconductor, Inc, sc9s12hy64j0vllr Datasheet - Page 63

no-image

sc9s12hy64j0vllr

Manufacturer Part Number
sc9s12hy64j0vllr
Description
S12 Microcontrollers Mcu 16-bit Hcs12 Cisc 32kb Flash 5v Tray
Manufacturer
Freescale Semiconductor, Inc
Datasheet
1
2
3
Freescale Semiconductor
Port
Reserved
Register
U
V
-0x0009
Refer to memory map in SoC Guide to determine related module
Write access not applicable for one or more register bits. Refer to register description
Read always returns logic level on pins.
PORTB
0x0000
PORTA
0x0001
0x0002
0x0003
0x0004
DDRA
DDRB
Name
Offset or
Address
0x029C
0x029D
0x029A
0x029B
0x029E
0x029F
0x0290
0x0291
0x0292
0x0293
0x0294
0x0295
0x0296
0x0297
0x0298
0x0299
W
W
W
W
W
R
R
R
R
R
DDRA7
DDRB7
PTU—Port U Data Register
PTIU—Port U input Register
DDRU—Port U Data Direction Register
PIM Reserved
PERU—Port U Pull Device Enable Register
PPSU—Port U Polarity Select Register
SRRU—Port U Slew Rate Register
PIM Reserved
PTV—Port V Data Register
PTIV—Port V Input Register
DDRV—Port V Data Direction Register
PIM Reserved
PERV—Port V Pull Device Enable Register
PPSV—Port V Polarity Select Register
SRRV—Port V Slew Rate Register
PIM Reserved
Bit 7
PB7
PA7
0
= Unimplemented or Reserved
DDRA6
DDRB6
PB6
PA6
6
0
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
Table 2-2. Block Memory Map (continued)
DDRA5
DDRB5
Register
PB5
PA5
5
0
DDRA4
DDRB4
PB4
PA4
4
0
DDRA3
DDRB3
PB3
PA3
3
0
Access Reset Value
DDRA2
DDRB2
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PB2
R
R
R
R
R
R
PA2
Port Integration Module (S12HYPIMV1)
2
0
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
DDRA1
DDRB1
3
3
PB1
PA1
1
0
Section/Page
2.3.73/2-116
2.3.74/2-117
2.3.75/2-117
2.3.76/2-118
2.3.77/2-118
2.3.78/2-119
2.3.79/2-119
2.3.80/2-120
2.3.81/2-121
2.3.82/2-123
2.3.83/2-123
2.3.84/2-125
2.3.85/2-126
2.3.86/2-126
2.3.87/2-127
2.3.88/2-127
DDRA0
DDRB0
Bit 0
PB0
PA0
0
63

Related parts for sc9s12hy64j0vllr