sc9s12hy64j0vllr Freescale Semiconductor, Inc, sc9s12hy64j0vllr Datasheet - Page 224

no-image

sc9s12hy64j0vllr

Manufacturer Part Number
sc9s12hy64j0vllr
Description
S12 Microcontrollers Mcu 16-bit Hcs12 Cisc 32kb Flash 5v Tray
Manufacturer
Freescale Semiconductor, Inc
Datasheet
S12S Debug Module (S12SDBGV2)
6.5.10
Trigger when a routine/event at A (M2) does not follow either B or C (M1 or M0) before they are executed
again. This cannot be realized with theS12SDBGV1 SCR encoding due to OR limitations. By changing
the SCR2 encoding as shown in red this scenario becomes possible.
6.5.11
Trigger if an event M0 occurs following up to two successive M2 events without the resetting event M1.
As shown up to 2 consecutive M2 events are allowed, whereby a reset to State1 is possible after either one
or two M2 events. If an event M0 occurs following the second M2, before M1 resets to State1 then a trigger
is generated. Configuring CompA and CompC the same, it is possible to generate a breakpoint on the third
consecutive occurrence of event M0 without a reset M1.
Scenario 10b shows the case that after M2 then M1 must occur before M0. Starting from a particular point
in code, event M2 must always be followed by M1 before M0. If after any M2, event M0 occurs before
M1 then a trigger is generated.
224
SCR1=0010
SCR1=0010
State1
State1
Scenario 9
Scenario 10
SCR1=0111
State1
M1
M2
M2
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
SCR2=0100
SCR2=0011
State2
State2
M01
M2
M1
M0
Figure 6-40. Scenario 10a
Figure 6-41. Scenario 10b
SCR2=1111
Figure 6-39. Scenario 9
State2
M2
M1
SCR3=0010
SCR3=0000
M01
State3
State3
Final State
M0
M0
Final State
Final State
Freescale Semiconductor

Related parts for sc9s12hy64j0vllr