sc9s12hy64j0vllr Freescale Semiconductor, Inc, sc9s12hy64j0vllr Datasheet - Page 190

no-image

sc9s12hy64j0vllr

Manufacturer Part Number
sc9s12hy64j0vllr
Description
S12 Microcontrollers Mcu 16-bit Hcs12 Cisc 32kb Flash 5v Tray
Manufacturer
Freescale Semiconductor, Inc
Datasheet
S12S Debug Module (S12SDBGV2)
6.3.2.3
Read: Anytime
Write: Bit 6 only when DBG is neither secure nor armed.Bits 3,2,0 anytime the module is disarmed.
190
Address: 0x0022
TSOURCE
TRCMOD
TALIGN
Reset
Field
3–2
6
0
W
R
Trace Source Control Bit — The TSOURCE bit enables a tracing session given a trigger condition. If the MCU
system is secured, this bit cannot be set and tracing is inhibited.
This bit must be set to read the trace buffer.
0 Debug session without tracing requested
1 Debug session with tracing requested
Trace Mode Bits — See
information is stored. In Loop1 Mode, change of flow information is stored but redundant entries into trace
memory are inhibited. In Detail Mode, address and data for all memory and register accesses is stored. In
Compressed Pure PC mode the program counter value for each instruction executed is stored. See
Trigger Align Bit — This bit controls whether the trigger is aligned to the beginning or end of a tracing session.
0 Trigger at end of stored data
1 Trigger before storing data
Debug Trace Control Register (DBGTCR)
0
0
7
TRCMOD
00
01
10
11
TSOURCE
0
6
Figure 6-5. Debug Trace Control Register (DBGTCR)
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
Table 6-8. TRCMOD Trace Mode Bit Encoding
Table 6-7. DBGTCR Field Descriptions
6.4.5.2
0
0
5
for detailed Trace Mode descriptions. In Normal Mode, change of flow
0
0
4
Compressed Pure PC
Description
Description
Normal
Loop1
Detail
0
3
TRCMOD
0
2
Freescale Semiconductor
0
0
1
Table
TALIGN
0
0
6-8.

Related parts for sc9s12hy64j0vllr