sc9s12hy64j0vllr Freescale Semiconductor, Inc, sc9s12hy64j0vllr Datasheet - Page 135

no-image

sc9s12hy64j0vllr

Manufacturer Part Number
sc9s12hy64j0vllr
Description
S12 Microcontrollers Mcu 16-bit Hcs12 Cisc 32kb Flash 5v Tray
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 3 S12P Memory Map Control (S12PMMCV1)
3.1
The S12PMMC module controls the access to all internal memories and peripherals for the CPU12 and
S12SBDM module. It regulates access priorities and determines the address mapping of the on-chip
ressources.
3.1.1
Freescale Semiconductor
Local Addresses
Global Addresse
Aligned Bus Access
Misaligned Bus Access
NS
SS
Unimplemented Address Ranges Address ranges which are not mapped to any on-chip ressource.
P-Flash
D-Plash
NVM
IFR
(Item No.)
Rev. No.
01.03
01.04
01.04
Introduction
(Submitted By)
Figure 3-1
Glossary
18.APR.2008
27.Jun.2008
11.Jul.2008
Term
Date
shows a block diagram of the S12PMMC module.
Section 3.3.2.3,
“Program Page
Index Register
Section 3.5.1,
“Implemented
Memory
(PPAGE)”
Sections
Affected
MC9S12HY/HA-Family Reference Manual, Rev. 1.04
Map”
Address within the CPU12’s Local Address Map
Address within the Global Address Map
Bus access to an even address.
Bus access to an odd address.
Normal Single-Chip Mode
Special Single-Chip Mode
Program Flash
Data Flash
Non-volatile Memory; P-Flash or D-Flash
NVM Information Row. Refer to FTMRC Block Guide
Table 3-1. Revision History Table
Table 3-2. Glossary Of Terms
Corrected the address offset of the PPAGE register
Removed “Table 1-9. MC9S12P Derivatives”
Removed references to the MMCCTL1 register
Substantial Change(s)
Definition
(Figure
(on page
3-10)
(Figure
3-140)
3-10)
135

Related parts for sc9s12hy64j0vllr