TMPM330FWFG Toshiba, TMPM330FWFG Datasheet - Page 209

no-image

TMPM330FWFG

Manufacturer Part Number
TMPM330FWFG
Description
Microcontrollers (MCU) MCU w/ ARM Cortex-M3 128K FLASH, 8K SRAM
Manufacturer
Toshiba
Datasheets

Specifications of TMPM330FWFG

Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
128K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
100
Package
LQFP(14×14)
Vcc
3V
Cpu Mhz
40
Ssp (ch) Spi
-
I2c/sio (ch)
3
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
-
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
12
12-bit Ad Converter
-
16-bit Timer / Counter
10
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM330FWFG
Manufacturer:
Toshiba
Quantity:
10 000
(Note 1)
(Note 2)
Data write timing to transmit
buffer or shift register
If the CTS signal is set to “H” during transmission, the next data transmission is
suspended after the current transmission is completed.
Data transmission starts on the first falling edge of the TXDCLK clock after CTS is set to
“L.”
Handshake function
TXDCLK
The CTS pin enables frame by frame data transmission so that overrun errors can be
prevented. This function can be enabled or disabled by SC0MOD0 <CTSE>.
When the
but the next data transmission is suspended until the
However in this case, the INTTX0 interrupt is generated, the next transmit data is requested
to the CPU, data is written to the transmit buffer, and it waits until it is ready to transmit data.
Although no RTS pin is provided, a handshake control function can be easily implemented
by assigning a port for the RTS function. By setting the port to “H” level upon completion of
data reception (in the receive interrupt routine), the transmit side can be requested to
suspend data transmission.
SIOCLK
CTS
TXD
CTS pin is set to the “H” level, the current data transmission can be completed
Fig. 11-7 CTS (Clear to Transmit) Signal Timing
Transmit side
Transmission is
suspended during
this period
0
CTS
TXD
13
Fig. 11-6 Handshake Function
Under development
14
15
Page197
16
1
start bit
2
RXD
3
RTS (Any port)
Receive side
CTS pin returns to the “L” level.
14
0
15
16
1
bit 0
TMPM330
2
3

Related parts for TMPM330FWFG