MPC8544COMEDEV Freescale Semiconductor, MPC8544COMEDEV Datasheet - Page 959

no-image

MPC8544COMEDEV

Manufacturer Part Number
MPC8544COMEDEV
Description
KIT DEV EXPRESS MPC8544COM
Manufacturer
Freescale Semiconductor
Type
MPUr
Datasheets

Specifications of MPC8544COMEDEV

Contents
Board
For Use With/related Products
MPC8544
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Offset 0x118
Reset
Table 16-10
16.3.1.6
The destination attributes registers, shown in
operation. Stride mode is enabled by setting DATRn[DSME].
If DATRn[DBPATMU] is cleared, the target interface is derived from the local access ATMU mapping and
the transaction is obtained from the value specified in DATRn[DWRITETTYPE] using the local address
space category.
Freescale Semiconductor
W
R
0–31
Offset 0x114
Reset
Bits
0x198
0x218
0x298
0
W
R
1
0x194
0x214
0x294
0
Name
SAD
DPBATMU — DTFLOWLVL DPCIORDER DSME DTRANSINT DWRITETTYPE
describes the field of the SARn.
MPC8544E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Destination Attributes Registers (DATR n )
2
Source address. This register contains the low-order bits of the 36-bit source address of the DMA transfer.
The contents are updated after every DMA write operation unless the final stride of a striding operation is less
than the stride size, in which case it remains equal to the address from which the last stride began.
3
Figure 16-11. Destination Attributes Registers (DATR n )
4
Figure 16-10. Source Address Registers (SAR n )
5
Table 16-10. SAR n Field Descriptions
6
Figure
7
All zeros
16-11, contain the transaction attributes for the DMA
All zeros
SAD
Description
8
11
12
15 16
Access: Read/Write
Access: Read/Write
DMA Controller
27 28
16-17
EDAD
31
31

Related parts for MPC8544COMEDEV