LPC2458FET180,551 NXP Semiconductors, LPC2458FET180,551 Datasheet - Page 572

IC ARM7 MCU FLASH 512K 180TFBGA

LPC2458FET180,551

Manufacturer Part Number
LPC2458FET180,551
Description
IC ARM7 MCU FLASH 512K 180TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2458FET180,551

Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
136
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
180-TFBGA
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
32 bit
Data Ram Size
98 KB
Interface Type
CAN, Ethernet, I2C, I2S, IrDA, SPI, SSP, UART, USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
136
Number Of Timers
4
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, SAB-TFBGA180
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
On-chip Dac
10 bit, 1 Channel
Package
180TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
72 MHz
For Use With
622-1023 - BOARD SCKT ADAPTER FOR TFBGA180622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4258
935282454551
LPC2458FET180-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2458FET180,551
Manufacturer:
MICROCHIP
Quantity:
1 103
Part Number:
LPC2458FET180,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
1. Basic configuration
2. Features
3. Applications
4. Description
UM10237_4
User manual
The I
Interfaces to external I
etc.
A typical I
direction bit (R/W), two types of data transfers are possible on the I
1. Power: In the PCONP register
2. Clock: In PCLK_SEL0 select PCLK_I2C0; in PCLK_SEL1 select PCLK_I2C1/2 (see
3. Pins: Select I
4. Interrupts are enabled in the VIC using the VICIntEnable register
5. Initialization: see
UM10237
Chapter 22: LPC24XX I
Rev. 04 — 26 August 2009
Remark: On reset, all I
Section
PINMODE4 (see
Remark: I
(see
Standard I
Master/Slave.
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Programmable clock to allow adjustment of I
Bidirectional data transfer between masters and slaves.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
The I
Data transfer from a master transmitter to a slave receiver. The first byte transmitted
by the master is the slave address. Next follows a number of data bytes. The slave
returns an acknowledge bit after each received byte.
2
C0/1/2 interfaces are configured using the following registers:
Section
2
2
C bus may be used for test and diagnostic purposes.
C bus configuration is shown in
4–3.3.4.
2
2
C0 pins SDA0 and SCL0 are open-drain outputs for I
C compliant bus interfaces that may be configured as Master, Slave, or
2
9–5.14).
C pins and their modes in PINSEL0 to PINSEL4 and PINMODE0 to
Section 22–10.1
Section
Rev. 04 — 26 August 2009
2
C standard parts, such as serial RAMs, LCDs, tone generators,
2
C interfaces are enabled (PCI2C0/1/2 = 1).
9–5).
2
(Table
C interfaces I
and
4–63), set bit PCI2C0/1/2.
Figure
Section
2
C transfer rates.
22–111. Depending on the state of the
22–9.12.1.
2
C0/1/2
2
C bus:
2
C-bus compliance
(Table
© NXP B.V. 2009. All rights reserved.
User manual
7–106).
572 of 792

Related parts for LPC2458FET180,551