LPC2458FET180,551 NXP Semiconductors, LPC2458FET180,551 Datasheet - Page 36

IC ARM7 MCU FLASH 512K 180TFBGA

LPC2458FET180,551

Manufacturer Part Number
LPC2458FET180,551
Description
IC ARM7 MCU FLASH 512K 180TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2458FET180,551

Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
136
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
180-TFBGA
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
32 bit
Data Ram Size
98 KB
Interface Type
CAN, Ethernet, I2C, I2S, IrDA, SPI, SSP, UART, USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
136
Number Of Timers
4
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, SAB-TFBGA180
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
On-chip Dac
10 bit, 1 Channel
Package
180TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
72 MHz
For Use With
622-1023 - BOARD SCKT ADAPTER FOR TFBGA180622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4258
935282454551
LPC2458FET180-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2458FET180,551
Manufacturer:
MICROCHIP
Quantity:
1 103
Part Number:
LPC2458FET180,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UM10237_4
User manual
3.3.1.1 Examples of AHB1 settings
3.3.2 AHB Arbiter Configuration register 2 (AHBCFG2 - 0xE01F C18C)
The following examples use the LPC2478 to illustrate how to select the priority of each
AHB1 master based on different system requirements.
Table 31.
Table 32.
Table 33.
[1]
Table 34.
[1]
By default, the AHB2 access is scheduled round-robin (bit 0 = 1). For round-robin
scheduling, the default priority sequence will be Ethernet and CPU.
The AHB2 access priority can be configured as priority scheduling (bit 0 = 0) and priority
of the each of the AHB2 bus masters can be set by writing the priority value (highest
priority = 2, lowest priority = 1).
Bit
14:12
18:16
22:20
26:24
30:28
Bit
14:12
18:16
22:20
26:24
30:28
Bit
14:12
18:16
22:20
26:24
30:28
Bit
14:12
18:16
22:20
26:24
30:28
Sequence based on round-robin.
Sequence based on round-robin.
Symbol
EP1
EP2
EP3
EP4
EP5
Symbol
EP1
EP2
EP3
EP4
EP5
Symbol
EP1
EP2
EP3
EP4
EP5
Symbol
EP1
EP2
EP3
EP4
EP5
Priority sequence (bit 0 = 0): GPDMA, AHB1, CPU, LCD, USB
Priority sequence (bit 0 = 0): USB, LCD, AHB1, CPU, GPDMA
Priority sequence (bit 0 = 0): LCD, CPU, GPDMA, AHB1, USB
Priority sequence (bit 0 = 0): USB, AHB1, CPU, GPDMA, LCD
Description Priority value nnn
CPU
GPDMA
AHB1
USB
LCD
Description Priority value nnn
CPU
GPDMA
AHB1
USB
LCD
Description Priority value nnn
CPU
GPDMA
AHB1
USB
LCD
Description Priority value nnn
GPDMA
USB
LCD
CPU
AHB1
Rev. 04 — 26 August 2009
100 (4)
011 (3)
010 (2)
001 (1)
101 (5)
011 (3)
010 (2)
100 (4)
101 (5)
001 (1)
011 (3)
100 (4)
100 (4)
001 (1)
010 (2)
000
000
011 (3)
001 (1)
010 (2)
Chapter 3: LPC24XX System control
Priority sequence
2
3
4
5
1
Priority sequence
3
4
2
1
5
Priority sequence
3
1
2
5
4
Priority sequence
4
5
1
3
2
[1]
[1]
[1]
[1]
UM10237
© NXP B.V. 2009. All rights reserved.
36 of 792

Related parts for LPC2458FET180,551