DK-DEV-4SGX230N Altera, DK-DEV-4SGX230N Datasheet - Page 999
![KIT DEVELOPMENT STRATIX IV](/photos/28/41/284156/dk-dev-4sgx230n_sml.jpg)
DK-DEV-4SGX230N
Manufacturer Part Number
DK-DEV-4SGX230N
Description
KIT DEVELOPMENT STRATIX IV
Manufacturer
Altera
Series
Stratix® IVr
Type
FPGAr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.DK-DEV-4SGX230N.pdf
(2 pages)
4.DK-DEV-4SGX530N.pdf
(57 pages)
Specifications of DK-DEV-4SGX230N
Contents
Development Board, Universal Power Supply, Cables and Software
Silicon Manufacturer
Altera
Core Architecture
FPGA
Core Sub-architecture
Stratix
Silicon Core Number
EP4S
Silicon Family Name
Stratix IV GX
Rohs Compliant
Yes
For Use With/related Products
EP4SGX230K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2594
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DK-DEV-4SGX230N
Manufacturer:
Altera
Quantity:
135
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- DK-DEV-4SGX230N PDF datasheet #3
- DK-DEV-4SGX530N PDF datasheet #4
- Current page: 999 of 1154
- Download datasheet (32Mb)
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
Protocol Settings
Table 1–12. MegaWizard Plug-In Manager Options (Word Aligner Screen) (Part 3 of 4)
February 2011 Altera Corporation
Flip word alignment pattern
bits.
Enable run-length violation
checking with a run length of:
Enable word aligner output
reverse bit ordering.
Create an rx_syncstatus
output port for pattern
detector and word aligner.
Create an
rx_patterndetect port to
indicate pattern detected.
ALTGX Setting
When this option is enabled, the ALTGX MegaWizard
Plug-In Manager flips the bit order of the pattern that
you enter in the What is the word alignment pattern?
option and uses the flipped version as the word
alignment pattern. For example, if you enter
'0101111100' (17C) as the word alignment pattern
and enable this option, the word aligner uses
'0011111010' as the word alignment pattern.
This option creates the output signal rx_rlv. Enabling
this option also activates the run-length violation
circuit. If the number of continuous 1s and 0s exceeds
the number that you set in this option, the run-length
violation circuit asserts the rx_rlv signal. The
rx_rlv signal is asynchronous to the receiver data
path and is asserted for a minimum of two recovered
clock cycles in Single-width mode. Similarly, it is
asserted for a minimum of three recovered clock
cycles in Double-width mode.
The run length limits are as follows:
■
■
In manual bit-slip mode, this option creates an input
port rx_revbitorderwa to dynamically reverse the
bit order at the output of the receiver word aligner.
This is an output status signal that the word aligner
forwards to the FPGA fabric to indicate that
synchronization has been achieved. This signal is
synchronous with the parallel receiver data on the
rx_dataout port. This signal is not available in
bit-slip mode. Signal width is 1, 2, and 4 bits for a
channel width of 8-bits/10-bits, 16-bits/20-bits, and
32-bits/40-bits, respectively.
This is an output status signal that the word aligner
forwards to the FPGA fabric to indicate that the word
alignment pattern programmed has been detected in
the current word boundary. Signal width is 1, 2, and 4
bits for a channel width of 8-bits/10-bits,
16-bits/20-bits, and 32-bits/40-bits, respectively.
Single-width mode:
■
■
Double-width mode:
■
■
8-bit and 16-bit channel width: 4 to 128 in
increments of four
10-bit and 20-bit channel width: 5 to 160 in
increments of five
16-bit and 32-bit channel width: 8 to 512 in
increments of eight
20-bit and 40-bit channel width: 10 to 640 in
increments of 10
Description
“Programmable Run Length
Violation Detection” section in the
Transceiver Architecture in
Stratix IV Devices
“Receiver Bit Reversal” section in
the
Stratix IV Devices
Table 1-77, “Word Aligner in
Single-Width Mode” and “Word
Aligner in Double-Width Mode”
sections in the
Architecture in Stratix IV Devices
chapter.
Table 1-77 and “Word Aligner in
Single-Width Mode” and “Word
Aligner in Double-Width Mode”
sections in the
Architecture in Stratix IV Devices
chapter.
Stratix IV Device Handbook Volume 3
Transceiver Architecture in
Reference
Transceiver
Transceiver
—
chapter.
chapter.
1–41
Related parts for DK-DEV-4SGX230N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![DK-DEV-2AGX125N](/photos/28/41/284154/dk-dev-2agx125n_tmb.jpg)
Part Number:
Description:
KIT DEV ARRIA II GX FPGA 2AGX125
Manufacturer:
Altera
Datasheet:
![DK-DEV-3CLS200N](/photos/9/24/92409/dk-dev-3cls200n_tmb.jpg)
Part Number:
Description:
KIT DEV CYCLONE III LS EP3CLS200
Manufacturer:
Altera
Datasheet:
![DK-DEV-4SE530N](/photos/28/41/284157/dk-dev-4se530n_tmb.jpg)
Part Number:
Description:
KIT DEV STRATIX IV FPGA 4SE530
Manufacturer:
Altera
Datasheet:
![DK-DEV-2AGX260N](/photos/28/41/284175/dk-dev-2agx260n_tmb.jpg)
Part Number:
Description:
KIT DEV FPGA 2AGX260 W/6.375G TX
Manufacturer:
Altera
Datasheet:
![DK-DEV-5M570ZN](/photos/18/31/183180/dk-dev-5m570zn_tmb.jpg)
Part Number:
Description:
KIT DEV MAX V 5M570Z
Manufacturer:
Altera
Datasheet:
![DK-DEV-5SGXEA7/ES](/images/manufacturer_photos/0/0/40/altera_tmb.jpg)
Part Number:
Description:
KIT DEV STRATIX V FPGA 5SGXEA7
Manufacturer:
Altera
Datasheet:
![DK-DEV-3SL150N](/photos/9/20/92079/dk-dev-3sl150n_tmb.jpg)
Part Number:
Description:
KIT DEVELOPMENT STRATIX III
Manufacturer:
Altera
Datasheet:
![DK-DEV-1AGX60N](/photos/9/31/93181/mfgdk-dev-1agx60n_tmb.jpg)
Part Number:
Description:
KIT DEV ARRIA GX 1AGX60N
Manufacturer:
Altera
Datasheet:
![DK-DEV-4CGX150N](/images/manufacturer_photos/0/0/40/altera_tmb.jpg)
Part Number:
Description:
KIT STARTER CYCLONE IV GX
Manufacturer:
Altera
Datasheet:
![DK-DEV-4SGX530N](/images/manufacturer_photos/0/0/40/altera_tmb.jpg)
Part Number:
Description:
KIT DEVELOPMENT STRATIX IV
Manufacturer:
Altera
Datasheet:
![EP610PC-35](/images/manufacturer_photos/0/0/41/altera_corporation_tmb.jpg)
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
![EP610PC-15](/images/manufacturer_photos/0/0/41/altera_corporation_tmb.jpg)
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: