EP4CGX150CF23I7N Altera, EP4CGX150CF23I7N Datasheet - Page 370

no-image

EP4CGX150CF23I7N

Manufacturer Part Number
EP4CGX150CF23I7N
Description
IC CYCLONE IV FPGA 150K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV GXr

Specifications of EP4CGX150CF23I7N

Number Of Logic Elements/cells
149760
Number Of Labs/clbs
9360
Total Ram Bits
6480000
Number Of I /o
270
Voltage - Supply
1.16 V ~ 1.24 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone IV
Number Of Logic Blocks/elements
149760
# I/os (max)
270
Operating Supply Voltage (typ)
1.2V
Logic Cells
149760
Ram Bits
6635520
Operating Supply Voltage (min)
1.16V
Operating Supply Voltage (max)
1.24V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CGX150CF23I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CGX150CF23I7N
Manufacturer:
ALTERA
0
Part Number:
EP4CGX150CF23I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CGX150CF23I7N
0
2–4
Table 2–3. Blocks Affected by Reset and Power-Down Signals (Part 2 of 2)
Transceiver Reset Sequences
Cyclone IV Device Handbook, Volume 2
Receiver Byte Ordering
Receiver Phase
Compensation FIFO
Receiver XAUI State
Machine
BIST Verifiers
Transceiver Block
1
1
You can configure transceiver channels in Cyclone IV GX devices in various
configurations. In all functional modes except XAUI functional mode, transceiver
channels can be either bonded or non-bonded. In XAUI functional mode, transceiver
channels must be bonded. In PCI Express
channels can be either bonded or non-bonded and need to follow a specific reset
sequence.
The two categories of reset sequences for Cyclone IV GX devices described in this
chapter are:
The busy signal remains low for the first reconfig_clk clock cycle. It then gets
asserted from the second reconfig_clk clock cycle. Subsequent deassertion of the
busy signal indicates the completion of the offset cancellation process. This busy
signal is required in transceiver reset sequences except for transmitter only channel
configurations. Refer to the reset sequences shown in
references listed in the notes for the figure.
Altera strongly recommends adhering to these reset sequences for proper operation of
the Cyclone IV GX transceiver.
“All Supported Functional Modes Except the PCIe Functional Mode” on
page
configurations.
“PCIe Functional Mode” on page
initialization/compliance phase and the normal operation phase in PCIe
functional modes.
rx_digitalreset
2–5—describes the reset sequences in bonded and non-bonded
v
v
v
v
rx_analogreset
tx_digitalreset
2–16—describes the reset sequence for the
®
(PCIe
Chapter 2: Cyclone IV Reset Control and Power Down
®
) functional mode, transceiver
Figure 2–2
pll_areset
© December 2010 Altera Corporation
and the associated
Transceiver Reset Sequences
gxb_powerdown
v
v
v
v

Related parts for EP4CGX150CF23I7N