EP4CGX150CF23I7N Altera, EP4CGX150CF23I7N Datasheet - Page 364

no-image

EP4CGX150CF23I7N

Manufacturer Part Number
EP4CGX150CF23I7N
Description
IC CYCLONE IV FPGA 150K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV GXr

Specifications of EP4CGX150CF23I7N

Number Of Logic Elements/cells
149760
Number Of Labs/clbs
9360
Total Ram Bits
6480000
Number Of I /o
270
Voltage - Supply
1.16 V ~ 1.24 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone IV
Number Of Logic Blocks/elements
149760
# I/os (max)
270
Operating Supply Voltage (typ)
1.2V
Logic Cells
149760
Ram Bits
6635520
Operating Supply Voltage (min)
1.16V
Operating Supply Voltage (max)
1.24V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CGX150CF23I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CGX150CF23I7N
Manufacturer:
ALTERA
0
Part Number:
EP4CGX150CF23I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CGX150CF23I7N
0
1–84
Table 1–28. PIPE Interface Ports in ALTGX Megafunction for Cyclone IV GX
Table 1–29. Multipurpose PLL, General Purpose PLL and Miscellaneous Ports in ALTGX Megafunction for
Cyclone IV GX (Part 1 of 2)
Cyclone IV Device Handbook, Volume 2
rx_elecidle
infersel
Note to
(1) For equivalent signals defined in PIPE 2.00 specification, refer to
PLL
Block
Port Name
Table
pll_inclk
pll_locked
pll_areset
coreclkout
1–28:
Port Name
Output
Input/
Input
N/A
Clock Domain
Output
Input
Output
Input
Output
Input/
Clock signal
Asynchronous signal
Asynchronous signal
Clock signal
Clock Domain
Table 1–15 on page
Controls the electrical idle inference mechanism as specified in
on page 1–53
Input reference clock for the PLL (multipurpose PLL or general
purpose PLL) used by the transceiver instance. When configured
with the transmitter and receiver channel configuration in
Deterministic Latency mode, multiple pll_inclk ports are
available as follows.
Configured with PLL PFD feedback—x is the number of channels
selected:
Configured without PLL PFD feedback:
PLL (used by the transceiver instance) lock indicator.
PLL (used by the transceiver instance) reset.
FPGA fabric-transceiver interface clock in bonded modes.
1–50.
(Note 1)
pll_inclk[x-1..0] are input reference clocks for each
transmitter in the transceiver instance
pll_inclk[x+1..x] are input reference clocks for
receivers in the transceiver instance
pll_inclk[0] is input reference clock for transmitters in
the transceiver instance
pll_inclk[1] is input reference clock for receivers in the
transceiver instance
When asserted, the PLL is kept in reset state.
When deasserted, the PLL is active and locks to the input
reference clock.
Chapter 1: Cyclone IV Transceivers Architecture
(Part 2 of 2)
Description
© December 2010 Altera Corporation
Transceiver Top-Level Port Lists
Description
Table 1–17

Related parts for EP4CGX150CF23I7N