MC68376BGMAB20 Freescale Semiconductor, MC68376BGMAB20 Datasheet - Page 202

no-image

MC68376BGMAB20

Manufacturer Part Number
MC68376BGMAB20
Description
IC MCU 32BIT 8K ROM 160-QFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68376BGMAB20

Core Processor
CPU32
Core Size
32-Bit
Speed
20MHz
Connectivity
CAN, EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
18
Program Memory Type
ROMless
Ram Size
7.5K x 8
Voltage - Supply (vcc/vdd)
4.75 V ~ 5.25 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
160-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68376BGMAB20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
8.12.3 Scan Modes
8.12.3.1 Disabled Mode and Reserved Mode
8.12.3.2 Single-Scan Modes
8-20
MOTOROLA
The QADC queuing mechanism provides several methods for automatically scanning
input channels. In single-scan mode, a single pass through a sequence of conversions
defined by a queue is performed. In continuous-scan mode, multiple passes through
a sequence of conversions defined by a queue are executed. The following para-
graphs describe the disabled/reserved, single-scan, and continuous-scan operations.
When the disabled mode or a reserved mode is selected, the queue is not active.
Trigger events cannot initiate queue execution. When both queue 1 and queue 2 are
disabled, no wait states will be inserted by the QADC for accesses to the CCW and
result word tables. When both queues are disabled, it is safe to change the QADC
clock prescaler values.
When application software requires execution of a single pass through a sequence of
conversions defined by a queue, a single-scan queue operating mode is selected.
In all single-scan queue operating modes, software must enable a queue for execution
by writing the single-scan enable bit to one in the queue’s control register. The single-
scan enable bits, SSE1 and SSE2, are provided for queue 1 and queue 2, respective-
ly.
Until the single-scan enable bit is set, any trigger events for that queue are ignored.
The single-scan enable bit may be set to one during the write cycle that selects the
single-scan queue operating mode. The single-scan enable bit can be written as a one
or a zero but is always read as a zero.
After the single-scan enable bit is set, a trigger event causes the QADC to begin exe-
cution with the first CCW in the queue. The single-scan enable bit remains set until the
queue scan is complete; the QADC then clears the single-scan enable bit to zero. If
the single-scan enable bit is written to one or zero before the queue scan is complete,
the queue is not affected. However, if software changes the queue operating mode,
the new queue operating mode and the value of the single-scan enable bit are recog-
nized immediately. The current conversion is aborted and the new queue operating
mode takes effect.
By properly programming the MQ1 field in QACR1 or the MQ2 field in QACR2, the fol-
lowing modes can be selected for queue 1 and/or 2:
• The pause bit is set in CCW0A and EOQ is programmed into CCW0A.
• During queue 1 operation, the pause bit is set in CCW20, which is also BQ2.
Do not use a reserved mode. Unspecified operations may result.
QUEUED ANALOG-TO-DIGITAL CONVERTER MODULE
NOTE
USER’S MANUAL
MC68336/376

Related parts for MC68376BGMAB20