HD64F2623FA20J Renesas Electronics America, HD64F2623FA20J Datasheet - Page 1010

IC H8S MCU FLASH 256K 100-QFP

HD64F2623FA20J

Manufacturer Part Number
HD64F2623FA20J
Description
IC H8S MCU FLASH 256K 100-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2600r
Datasheets

Specifications of HD64F2623FA20J

Core Processor
H8S/2600
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F2623FA20J
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F2623FA20J
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64F2623FA20J
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64F2623FA20JV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Appendix B Internal I/O Register
SSR1—Serial Status Register 1
Rev. 5.00 Jan 10, 2006 page 984 of 1042
REJ09B0275-0500
Bit
Initial value
Read/Write
Notes: For details, see section 13.2.7, Serial Status Register (SSR).
* Can only be written with 0 for flag clearing.
:
:
:
R/(W)*
TDRE
Transmit data register empty
0 [Clearing conditions]
1
7
1
• When 0 is written to TDRE after reading TDRE = 1
• When the DTC is activated by a TXI interrupt and writes data to TDR
[Setting conditions]
• When the TE bit in SCR is 0
• When data is transferred from TDR to TSR and data can be written to TDR
R/(W)*
RDRF
Receive data register full
6
0
0 [Clearing conditions]
1
• When 0 is written to RDRF after reading RDRF = 1
• When the DTC is activated by an RXI interrupt and reads data from RDR
[Setting condition]
When serial reception ends normally and receive data is transferred from RSR to RDR
R/(W)*
ORER
Overrun error
0 [Clearing condition]
1
5
0
When 0 is written to ORER after reading ORER = 1
[Setting condition]
When the next serial reception is completed while RDRF = 1
Framing error
0 [Clearing condition]
1
R/(W)*
When 0 is written to FER after reading FER = 1
[Setting condition]
When the SCI checks whether the stop bit at the end of the receive
data is 1 when reception ends, and the stop bit is 0
FER
4
0
Parity error
0 [Clearing condition]
1
When 0 is written to PER after reading PER = 1
[Setting condition]
When, in reception, the number of 1 bits in the receive data
plus the parity bit does not match the parity setting (even or
odd) specified by the O/E bit in SMR
H'FF84
Transmit end
0 [Clearing conditions]
1
R/(W)*
PER
Multiprocessor bit
• When 0 is written to TDRE after reading TDRE = 1
• When the DTC is activated by a TXI interrupt and
[Setting conditions]
• When the TE bit in SCR is 0
• When TDRE = 1 at transmission of the last bit of
0 [Clearing condition]
1
3
0
writes data to TDR
a 1-byte serial transmit character
When data with a 0 multiprocessor bit is received
[Setting condition]
When data with a 1 multiprocessor bit is received
TEND
R
2
1
Multiprocessor bit transfer
0 Data with a 0 multiprocessor
1
bit is transmitted
Data with a 1 multiprocessor
bit is transmitted
MPB
R
1
0
MPBT
R/W
0
0
SCI

Related parts for HD64F2623FA20J