HD6417720BP133BV Renesas Electronics America, HD6417720BP133BV Datasheet - Page 931

SH3-DSP, WITH USB AND LCDC, PB-F

HD6417720BP133BV

Manufacturer Part Number
HD6417720BP133BV
Description
SH3-DSP, WITH USB AND LCDC, PB-F
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417720BP133BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
133MHz
Connectivity
FIFO, I²C, IrDA, MMC, SCI, SD, SIO, SIM, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
117
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
SH7720 Group, SH7721 Group
26.3.3
LDDFR sets the bit alignment for pixel data in one byte and selects the data type and number of
colors used for display so as to match the display driver software specifications.
R01UH0083EJ0400 Rev. 4.00
Sep 21, 2010
Bit
15 to 9 ⎯
8
7
Bit Name
PABD
LCDC Data Format Register (LDDFR)
Initial Value
All 0
0
0
R/W
R
R/W
R
Description
Reserved
These bits are always read as 0. The write value
should always be 0.
Byte Data Pixel Alignment
Sets the pixel data alignment type in one byte of
data. The contents of aligned data per pixel are the
same regardless of this bit's setting. For example,
data H'05 should be expressed as B'0101 which is
the normal style handled by a MOV instruction of the
this CPU, and should not be selected between
B'0101 and B'1010.
0: Big endian for byte data
1: Little endian for byte data
Reserved
This bit is always read as 0. The write value should
always be 0.
Section 26 LCD Controller (LCDC)
Page 871 of 1414

Related parts for HD6417720BP133BV