EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 503

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Figure 5–23. Bit Orientation in the Quartus II Software
Figure 5–24. Bit Order for One Channel of Differential Data
Altera Corporation
July 2005
high-frequency clock
Example: Sending the Data 10010110
Data in/
Data out
Data in/
Data out
inclock/outclock
inclock/outclock
data in
Previous Cycle
Previous Cycle
Differential I/O Bit Position
Data synchronization is necessary for successful data transmission at
high frequencies.
channel operating in
significant bits (MSBs) and least significant bits (LSBs) after
deserialization, as listed in
n-1
n-0
MSB
MSB
D7
1
MSB
9
D6
Figure 5–24
0
High-Speed Differential I/O Interfaces in Stratix Devices
8
×
D5
0
8 mode. Similar positioning exists for the most
7
Current Cycle
Current Cycle
D4
1
Table
6
shows the data bit orientation for a receiver
D3
0
10 LVDS Bits
5–5.
5
D2
1
4
Stratix Device Handbook, Volume 2
D1
1
3
LSB
LSB
D0
0
2
1
Next Cycle
Next Cycle
LSB
0
5–31

Related parts for EP1S10F484I6