EP1S10F484I6 Altera, EP1S10F484I6 Datasheet - Page 480

IC STRATIX FPGA 10K LE 484-FBGA

EP1S10F484I6

Manufacturer Part Number
EP1S10F484I6
Description
IC STRATIX FPGA 10K LE 484-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheets

Specifications of EP1S10F484I6

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
335
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
10570
# I/os (max)
335
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
10570
Ram Bits
920448
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F484I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6
Manufacturer:
ALTERA
0
Part Number:
EP1S10F484I6
0
Part Number:
EP1S10F484I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F484I6N
Manufacturer:
XILINX
0
Part Number:
EP1S10F484I6N
Manufacturer:
ALTERA
0
Principles of SERDES Operation
Figure 5–3. Stratix High-Speed Interface Deserialized in
Notes to
(1)
(2)
Figure 5–4. Receiver Timing Diagram
5–8
Stratix Device Handbook, Volume 2
RXCLKIN+
RXCLKIN−
W = 1, 2, 4, 7, 8, or 10.
J = 4, 7, 8, or 10.
W does not have to equal J. When J = 1 or 2, the deserializer is bypassed. When J = 2, the device uses DDRIO registers.
This figure does not show additional circuitry for clock or data manipulation.
Internal ×10 clock
Internal ×10 clock
Internal ×1 clock
Internal ×1 clock
RXIN+
RXIN−
Figure
RXLOADEN
RXLOADEN
data input
data input
Receiver
Receiver
5–3:
Receiver Circuit
n – 1
n – 1
PLL (2)
Fast
Serial Shift
Registers
n – 0
n – 0
RXLOADEN
TXLOADEN
× W
9
9
PD0
PD1
PD2
PD3
PD4
PD5
PD6
PD7
PD9
PD8
8
8
Registers
Parallel
7
7
×
10 Mode
6
6
PD0
PD1
PD2
PD3
PD4
PD5
PD6
PD7
PD9
PD8
× W / J (1)
5
5
Registers
Parallel
4
4
3
3
PD0
PD1
PD2
PD3
PD4
PD5
PD6
PD7
PD9
PD8
2
2
Altera Corporation
1
1
Logic Array
Stratix
0
0
July 2005

Related parts for EP1S10F484I6