MC68302EH20C Freescale Semiconductor, MC68302EH20C Datasheet - Page 55

IC MPU MULTI-PROTOCOL 132-PQFP

MC68302EH20C

Manufacturer Part Number
MC68302EH20C
Description
IC MPU MULTI-PROTOCOL 132-PQFP
Manufacturer
Freescale Semiconductor

Specifications of MC68302EH20C

Processor Type
M683xx 32-Bit
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
132-MQFP, 132-PQFP
Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
20MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
132
Package Type
PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68302EH20C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68302EH20C
Manufacturer:
XILINX
0
Part Number:
MC68302EH20C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68302EH20CB1
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68302EH20CR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
REQG—Request Generation
SAPI—Source Address Pointer (SAP) Increment
DAPI—Destination Address Pointer (DAP) Increment
SSIZE—Source Size
DSIZE—Destination Size
BT—Burst Transfer
MOTOROLA
The following decode shows the definitions for the REQG bits:
The following decode shows the definitions for the SSIZE bits.
The following decode shows the definitions for the DSIZE bits.
The BT bits control the maximum percentage of the M68000 bus that the IDMA can use
during each 1024 clock cycle period following the enabling of the IDMA. The IDMA runs
for a consecutive number of cycles up to its burst transfer percentage if bus clear (BCLR)
is not asserted and the BCR is greater than zero. The following decode shows these per-
centages.
00 = Internal request at limited rate (limited burst bandwidth) set by burst transfer (BT)
01 = Internal request at maximum rate (one burst)
10 = External request burst transfer mode (DREQ level sensitive)
11 = External request cycle steal (DREQ edge sensitive)
0 = SAP is not incremented after each transfer.
1 = SAP is incremented by one or two after each transfer, according to the source size
0 = DAP is not incremented after each transfer.
1 = DAP is incremented by one or two after each transfer, according to the destination
00 = Reserved
01 = Byte
10 = Word
11 = Reserved
00 = Reserved
01 = Byte
10 = Word
11 = Reserved
00 = IDMA gets up to 75% of the bus bandwidth.
01 = IDMA gets up to 50% of the bus bandwidth.
10 = IDMA gets up to 25% of the bus bandwidth.
11 = IDMA gets up to 12.5% of the bus bandwidth.
(SSIZE) bits and the starting address.
size (DSIZE) bits and the starting address.
bits
An interrupt will only be generated if the IDMA bit is set in the
IMR.
MC68302 USER’S MANUAL
NOTE
System Integration Block (SIB)
3-5

Related parts for MC68302EH20C