S912XET256J2VAGR Freescale Semiconductor, S912XET256J2VAGR Datasheet - Page 544

no-image

S912XET256J2VAGR

Manufacturer Part Number
S912XET256J2VAGR
Description
16-bit Microcontrollers - MCU Watchdog OSC/Timer -40 C to + 105 C HCS12X MCU SPI
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XET256J2VAGR

Core
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
256 KB
Data Ram Size
16 KB
On-chip Adc
Yes
Package / Case
LQFP
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
24
Interface Type
CAN, SCI, SPI
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
119
Number Of Timers
25
Program Memory Type
Flash
Supply Voltage - Max
1.98 V, 2.9 V, 5.5 V
Supply Voltage - Min
1.72 V, 2.7 V, 3.13 V
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
544
PR[2:0]
TCRE
Field
TOI
2:0
7
3
TC7 event
TC7
Timer Overflow Interrupt Enable
0 Timer overflow interrupt disabled.
1 Hardware interrupt requested when TOF flag set.
Timer Counter Reset Enable — This bit allows the timer counter to be reset by a successful channel 7 output
compare. This mode of operation is similar to an up-counting modulus counter.
0 Counter reset disabled and counter free runs.
1 Counter reset by a successful output compare on channel 7.
Note: If register TC7 = 0x0000 and TCRE = 1, then the TCNT register will stay at 0x0000 continuously. If register
Note: TCRE=1 and TC7!=0, the TCNT cycle period will be TC7 x "prescaler counter width" + "1 Bus Clock".
Note: in
Timer Prescaler Select — These three bits specify the division rate of the main Timer prescaler when the PRNT
bit of register TSCR1 is set to 0. The newly selected prescale factor will not take effect until the next synchronized
edge where all prescale counter stages equal zero. See
TC7 = 0xFFFF and TCRE = 1, the TOF flag will never be set when TCNT is reset from 0xFFFF to 0x0000.
When TCRE is set and TC7 is not equal to 0, TCNT will cycle from 0 to TC7. When TCNT reaches TC7
value, it will last only one bus cycle then reset to 0. for a more detail explanation please refer to
17.
Figure
prescaler
counter
Figure 14-17. The TCNT cycle diagram under TCRE=1 condition
0
14-17,if PR[2:0] is equal to 0, one prescaler counter equal to one bus clock
PR2
0
0
0
0
1
1
1
1
MC9S12XE-Family Reference Manual Rev. 1.25
Table 14-15. TSCR2 Field Descriptions
Table 14-16. Prescaler Selection
1
PR1
0
0
1
1
0
0
1
1
PR0
-----
0
1
0
1
0
1
0
1
Description
Table
Prescale Factor
TC7-1
14-16.
128
16
32
64
1
2
4
8
TC7 event
1 bus
clock
TC7
Freescale Semiconductor
0
Figure 14-

Related parts for S912XET256J2VAGR