SAM9M10 Atmel Corporation, SAM9M10 Datasheet - Page 888

no-image

SAM9M10

Manufacturer Part Number
SAM9M10
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9M10

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
Yes
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No / Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
39.4.4.3
39.4.4.4
39.4.4.5
888
SAM9M10
Memory Interface
FIFO and DMA Features
Example
Preview datapath contains a data formatter that converts 8:8:8 pixel to RGB 5:6:5 format compli-
ant with 16-bit format of the LCD controller. In general, when converting from a color channel
with more bits to one with fewer bits, formatter module discards the lower-order bits. Example:
Converting from RGB 8:8:8 to RGB 5:6:5, it discards the three LSBs from the red and blue chan-
nels, and two LSBs from the green channel. When grayscale mode is enabled, two memory
formats are supported. One mode supports 2 pixels per word, and the other mode supports 1
pixel per word.
Table 39-8.
Both preview and Codec datapaths contain FIFOs. These asynchronous buffers are used to
safely transfer formatted pixels from Pixel clock domain to AHB clock domain. A video arbiter is
used to manage FIFO thresholds and triggers a relevant DMA request through the AHB master
interface. Thus, depending on FIFO state, a specified length burst is asserted. Regarding AHB
master interface, it supports Scatter DMA mode through linked list operation. This mode of oper-
ation improves flexibility of image buffer location and allows the user to allocate two or more
frame buffers. The destination frame buffers are defined by a series of Frame Buffer Descriptors
(FBD). Each FBD controls the transfer of one entire frame and then optionally loads a further
FBD to switch the DMA operation at another frame buffer address. The FBD is defined by a
series of three words. The first one defines the current frame buffer address (named
DMA_X_ADDR register), the second defines control information (named DMA_X_CTRL regis-
ter) and the third defines the next descriptor address (named DMA_X_DSCR). DMA transfer
mode with linked list support is available for both codec and preview datapath. The data to be
transferred described by an FBD requires several burst accesses. In the example below, the use
of 2 ping-pong frame buffers is described.
The first FBD, stored at address 0x00030000, defines the location of the first frame buffer. This
address is programmed in the ISI user interface DMA_P_DSCR. To enable Descriptor fetch
operation DMA_P_CTRL register must be set to 0x00000001. LLI_0 and LLI_1 are the two
descriptors of the Linked list.
Destination Address: frame buffer ID0 0x02A000 (LLI_0.DMA_P_ADDR)
Transfer 0 Control Information, fetch and writeback: 0x00000003 (LLI_0.DMA_P_CTRL)
Next FBD address: 0x00030010 (LLI_0.DMA_P_DSCR)
Second FBD, stored at address 0x00030010, defines the location of the second frame buffer.
Destination Address: frame buffer ID1 0x0003A000 (LLI_1.DMA_P_ADDR
Transfer 1 Control information fetch and writeback: 0x00000003 (LLI_1.DMA_P_CTRL)
Next FBD address: 0x00030000, wrapping to first FBD (LLI_1.DMA_P_DSCR)
Using this technique, several frame buffers can be configured through the linked list.
illustrates a typical three frame buffer application. Frame n is mapped to frame buffer 0, frame
GS_MODE
0
1
Grayscale Memory Mapping Configuration for 12-bit Data
P_0[11:4]
P_0[11:4]
DATA[31:24]
DATA[23:16]
P_0[3:0], 0000
P_0[3:0], 0000
DATA[15:8]
P_1[11:4]
0
DATA[7:0]
P_1[3:0], 0000
0
6355D–ATARM–7-Sep-11
Figure 39-6

Related parts for SAM9M10