NH82801HEM S LA5R Intel, NH82801HEM S LA5R Datasheet - Page 214

no-image

NH82801HEM S LA5R

Manufacturer Part Number
NH82801HEM S LA5R
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801HEM S LA5R

Lead Free Status / RoHS Status
Compliant
5.19.1.3
5.19.2
5.19.3
5.19.4
5.19.5
214
EHC Resets
In addition to the standard ICH8 hardware resets, portions of the EHC are reset by the
HCRESET bit and the transition from the D3
D0 state. The effects of each of these resets are listed in the following table.
If the detailed register descriptions give exceptions to these rules, those exceptions
override these rules. This summary is provided to help explain the reasons for the reset
policies.
Data Structures in Main Memory
See Section 3 and Appendix B of the Enhanced Host Controller Interface Specification
for Universal Serial Bus, Revision 1.0 for details.
USB 2.0 Enhanced Host Controller DMA
The ICH8 USB 2.0 EHC implements three sources of USB packets. They are, in order of
priority on USB during each microframe:
Data Encoding and Bit Stuffing
See Chapter 8 of the Universal Serial Bus Specification, Revision 2.0.
Packet Formats
See Chapter 8 of the Universal Serial Bus Specification, Revision 2.0.
The ICH8 EHCI allows entrance to USB test modes, as defined in the USB 2.0
specification, including Test J, Test Packet, etc. However note that the ICH8 Test Packet
test mode interpacket gap timing may not meet the USB 2.0 specification.
HCRESET bit set.
Software writes
the Device Power
State from D3
(11b) to D0
(00b).
1. The USB 2.0 Debug Port (see Section USB 2.0 Based Debug Port),
2. The Periodic DMA engine, and
3. The Asynchronous DMA engine. The ICH8 always performs any currently-pending
debug port transaction at the beginning of a microframe, followed by any pending
periodic traffic for the current microframe. If there is time left in the microframe,
then the EHC performs any pending asynchronous traffic until the end of the
microframe (EOF1). Note that the debug port traffic is only presented on one port
(Port #0), while the other ports are idle during this time.
Reset
HOT
Memory space
registers except
Structural
Parameters (which is
written by BIOS).
Core well registers
(except BIOS-
programmed
registers).
Does Reset
Configuration
registers.
Suspend well
registers; BIOS-
programmed core
well registers.
Does not Reset
HOT
device power management state to the
The HCRESET must only affect
registers that the EHCI driver
controls. PCI Configuration
space and BIOS-programmed
parameters can not be reset.
The D3-to-D0 transition must
not cause wake information
(suspend well) to be lost. It also
must not clear BIOS-
programmed registers because
BIOS may not be invoked
following the D3-to-D0
transition.
Intel
Comments
®
Functional Description
ICH8 Family Datasheet

Related parts for NH82801HEM S LA5R