HD6473258P10 Renesas Electronics America, HD6473258P10 Datasheet - Page 77

IC H8 MCU OTP 32K 64DIP

HD6473258P10

Manufacturer Part Number
HD6473258P10
Description
IC H8 MCU OTP 32K 64DIP
Manufacturer
Renesas Electronics America
Series
H8® H8/325r
Datasheet

Specifications of HD6473258P10

Core Processor
H8/300
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI, UART/USART
Number Of I /o
53
Program Memory Size
32KB (32K x 8)
Program Memory Type
OTP
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
64-DIP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Peripherals
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6473258P10
Manufacturer:
EXEL
Quantity:
6 218
Part Number:
HD6473258P10
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD6473258P10
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD6473258P10V
Manufacturer:
RENESAS
Quantity:
600
Part Number:
HD6473258P10V
Manufacturer:
RENESAS
Quantity:
1 200
Part Number:
HD6473258P10V
Manufacturer:
HITACHI/日立
Quantity:
20 000
Bit i (i = 0 to 2)
IRQiE
Edge-sensed interrupt signals are latched (if enabled) and held until the interrupt is served. They are
latched even if the interrupt mask bit (I) is set in the CCR, and even if bits IRQ
cleared to 0. Level-sensed interrupts are not latched.
4.3.3 External Interrupts
The external interrupts are NMI and IRQ
While the CPU is waiting for one of these interrupts, it is possible to conserve power by entering
software standby mode. When the interrupt arrives, the chip will recover automatically to the
program execution state, handle the interrupt, then continue executing the main program. See
section 12, Power-Down State for further information on software standby mode.
(1) NMI: A nonmaskable interrupt is generated on the rising or falling edge of the NMI input
signal regardless of whether the I (interrupt mask) bit is set in the CCR. The valid edge is selected
by the NMIEG bit in the system control register.
An NMI has highest priority and is always accepted as soon as the current instruction ends, unless
the current instruction is an ANDC, ORC, XORC, or LDC instruction. When an NMI interrupt is
accepted the interrupt mask (I bit) is set, so the NMI handling routine cannot be interrupted except
by another NMI.
The NMI vector number is 3. Its entry is located at address H’0006 in the vector table.
(2) IRQ
of the input, as selected by the ISCR bits. These interrupts can be masked collectively by the I bit in
the CCR, and can be enabled and disabled individually by setting and clearing the bits in the IRQ
enable register. When one of these interrupts is accepted, the I bit is set to 1 to mask further
interrupts (except NMI).
These interrupts are second in priority to NMI. Among them, IRQ
IRQ
input or output pins. When using external interrupts IRQ
bits to 0 to set these pins to the input state.
0
1
2
the lowest priority. Interrupts IRQ
0
to IRQ
2
: These interrupt signals are level-sensed or sensed on the rising or falling edge
Description
IRQi is disabled.
IRQi is enabled.
0
0
to IRQ
to IRQ
2
68
2
do not depend on whether pins IRQ
.
0
to IRQ
2
0
, clear the corresponding DDR
has the highest priority and
(Initial state)
0
E to IRQ
0
to IRQ
2
E are
2
are

Related parts for HD6473258P10