DF2166VT33WV Renesas Electronics America, DF2166VT33WV Datasheet - Page 503

MCU 16BIT FLASH 3V 512K 144-TQFP

DF2166VT33WV

Manufacturer Part Number
DF2166VT33WV
Description
MCU 16BIT FLASH 3V 512K 144-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2166VT33WV

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, LPC, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
106
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Bit
4
Bit Name
ICDRE
Initial
Value
0
R/W
R
Description
Transmit Data Write Request Flag
Indicates the ICDR (ICDRT) status in transmit mode.
0: Indicates that the data has been already written to ICDR
1: Indicates that data has been transferred from ICDRT to
[Setting conditions]
[Clearing conditions]
Note that if the ACKE bit is set to 1 in I
enabling acknowledge bit decision, ICDRE is not set when
data is transmitted completely while the acknowledge bit is
1.
When ICDRE is set due to the condition (2) above, ICDRE
is temporarily cleared to 0 when data is written to ICDR
(ICDRT); however, since data is transferred from ICDRT to
ICDRS immediately, ICDRF is set to 1 again. Do not write
data to ICDR when TRS = 0 because the ICDRE flag
value is invalid during the time.
(ICDRT) or ICDR is initialized.
ICDRS and is being transmitted, or the start condition
has been detected or transmission has been complete,
thus allowing the next data to be written to.
When the start condition is detected from the bus line
state in I
When data is transferred from ICDRT to ICDRS.
1. When data is transmitted completely while ICDRE
2. When data is written to ICDR completely in transmit
When data is written to ICDR (ICDRT).
When the stop condition is detected in I
or serial format.
When 0 is written to the ICE bit.
= 0 (at the rise of the 9th clock pulse).
mode after data was transmitted while ICDRE = 1.
2
C bus format or serial format.
Rev. 3.00, 03/04, page 461 of 830
2
C bus format thus
2
C bus format

Related parts for DF2166VT33WV