DF2166VT33WV Renesas Electronics America, DF2166VT33WV Datasheet - Page 13

MCU 16BIT FLASH 3V 512K 144-TQFP

DF2166VT33WV

Manufacturer Part Number
DF2166VT33WV
Description
MCU 16BIT FLASH 3V 512K 144-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2166VT33WV

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, LPC, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
106
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
5.5
5.6
5.7
Section 6 Bus Controller (BSC).........................................................................101
6.1
6.2
6.3
6.4
6.5
6.6
6.7
6.8
5.4.1
5.4.2
Interrupt Exception Handling Vector Table...................................................................... 85
Interrupt Control Modes and Interrupt Operation ............................................................. 88
5.6.1
5.6.2
5.6.3
5.6.4
5.6.5
Usage Notes ...................................................................................................................... 99
5.7.1
5.7.2
5.7.3
5.7.4
Features............................................................................................................................. 101
Input/Output Pins .............................................................................................................. 104
Register Descriptions ........................................................................................................ 105
6.3.1
6.3.2
6.3.3
6.3.4
Bus Control ....................................................................................................................... 112
6.4.1
6.4.2
6.4.3
Bus Interface ..................................................................................................................... 124
6.5.1
6.5.2
6.5.3
6.5.4
6.5.5
Burst ROM Interface......................................................................................................... 145
6.6.1
6.6.2
Idle Cycle.......................................................................................................................... 147
Bus Arbitration.................................................................................................................. 148
6.8.1
6.8.2
6.8.3
External Interrupts ............................................................................................... 82
Internal Interrupts ................................................................................................ 84
Interrupt Control Mode 0 ..................................................................................... 90
Interrupt Control Mode 1 ..................................................................................... 92
Interrupt Exception Handling Sequence .............................................................. 94
Interrupt Response Times .................................................................................... 96
DTC Activation by Interrupt................................................................................ 97
Conflict between Interrupt Generation and Disabling ......................................... 99
Instructions that Disable Interrupts ...................................................................... 100
Interrupts during Execution of EEPMOV Instruction.......................................... 100
IRQ Status Registers (ISR16, ISR) ...................................................................... 100
Bus Control Register (BCR) ................................................................................ 105
Bus Control Register 2 (BCR2) ........................................................................... 106
Wait State Control Register (WSCR) .................................................................. 108
Wait State Control Register 2 (WSCR2) ............................................................. 110
Bus Specifications................................................................................................ 112
Advanced Mode................................................................................................... 122
I/O Select Signals................................................................................................. 123
Data Size and Data Alignment............................................................................. 124
Valid Strobes ....................................................................................................... 126
Basic Operation Timing in Normal Extended Mode ........................................... 127
Basic Operation Timing in Address-Data Multiplex Extended Mode ................. 135
Wait Control ........................................................................................................ 141
Basic Operation Timing....................................................................................... 145
Wait Control ........................................................................................................ 146
Overview.............................................................................................................. 148
Operation ............................................................................................................. 148
Bus Mastership Transfer Timing ......................................................................... 148
Rev. 3.00, 03/04, page xi of xl

Related parts for DF2166VT33WV