upd70f3402 Renesas Electronics Corporation., upd70f3402 Datasheet - Page 471

no-image

upd70f3402

Manufacturer Part Number
upd70f3402
Description
32-/16-bit Single-chip Microcontroller With Can Interface
Manufacturer
Renesas Electronics Corporation.
Datasheet
(n=0, 1)
(n=0, 1)
SIRBn
SFCSn
(4)
Caution:
(5)
Caution:
Remark:
SIRB15 - SIRB0
Receive Data Buffer Registers (SIRB0, SIRB1)
The SIRB register is a 16-bit register or separated as upper 8 bits (SIRBH) and lower 8 bits
(SIRBL), that is used to store receive data. This register can be read in 8-bit or 16-bit units and is
initialized to 0000H by reset.
Chip Select Data Buffer Registers (SFCS0, SFCS1)
The SFCS register is a 16-bit register, or separated as upper 8 bits (SFCSH) and lower 8 bits
(SFCSL), that stores Chip Select data. This register is read/write-enabled and is accessible in
8-bit or 16-bit units. Initial value is FFFFH by reset.
Following the FIFO write pointer, the value written to SFCS is stored in the FIFO data buffer as
Chip Select bits. The value is stored to these bits when the transmit data is written to its register
(SFDB or SFDBL).
SFCS write is prohibited when POWER = 1 and f
SFCSm
15
15
-
0
1
14
The receive data buffer register is considered as emptied by the application software
whenever the lower 8 bits of the register are read. It is therefore necessary to read
SIRBH before SIRBL when 8-bit access is used.
14
The Chip Select register is stored in the FIFO buffer when the transmit data is written
to its register. It is therefore necessary to write the SFCS register before the SFDB
(SFDBL) register.
The active level for each chip select is defined in the CSILn register (CSA[3:0] bits)
-
Figure 14-6: Chip Select Data Buffer Registers (SFCS0, SFCS1) Format
Figure 14-5: Receive Data Buffer Registers (SIRB0, SIRB1) Format
Output an active level at the CS3nm pin during the data transfer
Output an inactive level at the CS3nm pin during the data transfer
13
13
-
Data received from the SIO serial shift register.
12
12
-
11
11
-
Chapter 14 Queued CSI (CSI30, CSI31)
10
10
User’s Manual U16702EE3V2UD00
-
9
9
-
Chip Select Output Selection (m=0 to 3)
8
8
-
7
7
-
6
6
-
QCSI
5
5
-
is stopped.
4
4
-
SFCS
3
3
3
SFCS
2
2
2
SFCS
1
1
1
SFCS
0
0
0
FFFF FD42H,
FFFF FD44H,
FFFF FD62H
FFFF FD64H
Address
Address
R/W
R/W 0000H
R/W
R/W FFFFH
Initial
Initial
471
value
value

Related parts for upd70f3402