ATMEGA64M1-15MZ Atmel, ATMEGA64M1-15MZ Datasheet - Page 118

no-image

ATMEGA64M1-15MZ

Manufacturer Part Number
ATMEGA64M1-15MZ
Description
MCU AVR 64KB FLASH 3PSC 32-VQFN
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheet

Specifications of ATMEGA64M1-15MZ

Package / Case
32-VQFN
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Speed
16MHz
Eeprom Size
2K x 8
Core Processor
AVR
Program Memory Type
FLASH
Ram Size
4K x 8
Program Memory Size
64KB (64K x 8)
Data Converters
A/D 11x10b; D/A 1x10b
Oscillator Type
Internal
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Connectivity
CAN, LIN, SPI, UART/USART
Core Size
8-Bit
Processor Series
ATMEGA64x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
4 KB
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATSTK500, ATSTK600, ATAVRISP2, ATAVRONEKIT, ATADAPCAN01
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of I /o
-
Lead Free Status / Rohs Status
 Details
13.6.2
13.6.3
13.7
118
Compare Match Output Unit
Atmel ATmega16/32/64/M1/C1
Compare Match Blocking by TCNTn Write
Using the Output Compare Unit
All CPU writes to the TCNTn Register will block any compare match that occurs in the next
timer clock cycle, even when the timer is stopped. This feature allows OCRnx to be initialized
to the same value as TCNTn without triggering an interrupt when the Timer/Counter clock is
enabled.
Since writing TCNTn in any mode of operation will block all compare matches for one timer
clock cycle, there are risks involved when changing TCNTn when using any of the Output
Compare channels, independent of whether the Timer/Counter is running or not. If the value
written to TCNTn equals the OCRnx value, the compare match will be missed, resulting in
incorrect waveform generation. Do not write the TCNTn equal to TOP in PWM modes with
variable TOP values. The compare match for the TOP will be ignored and the counter will con-
tinue to 0xFFFF. Similarly, do not write the TCNTn value equal to BOTTOM when the counter
is downcounting.
The setup of the OCnx should be performed before setting the Data Direction Register for the
port pin to output. The easiest way of setting the OCnx value is to use the Force Output Com-
pare (FOCnx) strobe bits in Normal mode. The OCnx Register keeps its value even when
changing between Waveform Generation modes.
Be aware that the COMnx1:0 bits are not double buffered together with the compare value.
Changing the COMnx1:0 bits will take effect immediately.
The Compare Output mode (COMnx1:0) bits have two functions. The Waveform Generator
uses the COMnx1:0 bits for defining the Output Compare (OCnx) state at the next compare
match. Secondly the COMnx1:0 bits control the OCnx pin output source.
simplified schematic of the logic affected by the COMnx1:0 bit setting. The I/O Registers, I/O
bits, and I/O pins in the figure are shown in bold. Only the parts of the general I/O Port Control
Registers (DDR and PORT) that are affected by the COMnx1:0 bits are shown. When referring
to the OCnx state, the reference is for the internal OCnx Register, not the OCnx pin. If a sys-
tem reset occur, the OCnx Register is reset to “0”.
Figure 13-5
7647G–AVR–09/11
shows a

Related parts for ATMEGA64M1-15MZ