DF2117VLP20V Renesas Electronics America, DF2117VLP20V Datasheet - Page 18

IC H8S/2117 MCU FLASH 145TFLGA

DF2117VLP20V

Manufacturer Part Number
DF2117VLP20V
Description
IC H8S/2117 MCU FLASH 145TFLGA
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2117VLP20V

Core Processor
H8S/2600
Core Size
16-Bit
Speed
20MHz
Connectivity
FIFO, I²C, LPC, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
112
Program Memory Size
160KB (160K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
145-TFLGA
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)3DK2166 - DEV EVAL KIT H8S/2166
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2117VLP20V
Manufacturer:
Renesas
Quantity:
100
Part Number:
DF2117VLP20V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Rev. 3.00 Sep. 28, 2009 Page xvi of xliv
REJ09B0350-0300
Item
18.5.4 Medium-Speed Mode
19.3 Register Descriptions
Table 19.2 Register
Configuration
19.3.11 Bidirectional Data
Registers 0 to 15 (TWR0 to
TWR15)
19.3.12 Status Registers 1 to 4
(STR1 to STR4)
STR4
Page Revision (See Manual for Details)
588
594
613
619
In medium-speed mode, the PS2 operates with the
medium-speed clock. For normal operation of the PS2,
set the medium-speed clock to a frequency of 300 kHz
or higher.
Table amended
Description amended
When the host and slave begin a write, after the
respective registers of TWR0 have been written to,
arbitration for simultaneous access is performed by
checking the status flags whether or not those writes
were valid.
When the host has access rights, TWR0MW is
selected in TWR0 and the state of TWR0MW is
returned when the host reads TWR0SW. Attempts by
the slave to write to TWR0SW are invalid.
When the slave has access rights, TWR0SW is
selected in TWR0 and the state of TWR0SW is
returned when the slave reads TWR0MW. Attempts by
the host to write to TWR0MW are invalid.
For the registers selected from the host according to
the I/O address, see section 19.3.7, LPC Channel 3
Address Registers H and L (LADR3H and LADR3L).
Table amended
Description amended
Bit
0
Register Name
Bidirectional data register 0MW
Bidirectional data register 0SW
Bit Name Initial Value Slave Host Description
OBF4
0
R/(W)* R
R/W
Abbreviation
TWR0MW
TWR0SW
Output Buffer Full
0: [Clearing conditions]
• When the host reads ODR4 in I/O read cycle
• When the slave writes 0 to the OBF4 bit
1: [Setting condition]
When the slave writes to ODR4
Slave Host
R
W
R/W
W
R
Initial
Value
H'00
H'00
Address
H'FE20
H'FE20
Data Bus
Width
8
8

Related parts for DF2117VLP20V