IPT-DSPBUILDER Altera, IPT-DSPBUILDER Datasheet - Page 154
IPT-DSPBUILDER
Manufacturer Part Number
IPT-DSPBUILDER
Description
DSP BUILDER SOFTWARE
Manufacturer
Altera
Type
DSPr
Datasheet
1.IPT-DSPBUILDER.pdf
(422 pages)
Specifications of IPT-DSPBUILDER
Function
DSP Builder
License
Initial License
Software Application
IP CORE, DSP BUILDER
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Supported Families
Arria GX, Arria II GX, Cyclone, Stratix
Rohs Compliant
NA
Lead Free Status / RoHS Status
Not applicable / Not applicable
- Current page: 154 of 422
- Download datasheet (6Mb)
10–6
Building the Board Library
DSP Builder Standard Blockset User Guide
f
The configuration attributes have the following definitions:
■
■
■
The devices subelement has the following attributes:
■
■
Each option subelement has the following attributes:
■
■
■
For more examples, refer to any of the existing board description files.
Restart MATLAB without opening the Simulink library and run the following
command in the MATLAB command window to create the new board library:
<!-- Global Reset Pin -->
</configuration>
icon = the image file to be used for the board configuration block
width = the width of the image
height = the height of the image
jtag-code = the JTAG code of the FPGA device
device name = the device name of the FPGA used on the board
name = the name of the option (clock or reset pin)
label = labels that identifies the pins on the blocks
pin location = a list of selectable clock or reset pins
alt_dspbuilder_createComponentLibrary
</option>
<option name="GlobalResetPin" label="Global Reset Pin">
</option>
<pin location="Pin_A14"/>
<pin location="Pin_AC18"/>
<pin location="Pin_AE16"/>
<pin location="Pin_AE22"/>
<pin location="None"/>
Preliminary
Chapter 10: Adding a Board Library
© June 2010 Altera Corporation
Building the Board Library
Related parts for IPT-DSPBUILDER
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: