MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 368

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
Fast Ethernet Controller (FEC)
19.1.4 Modes of Operation
The primary operational modes are described in this section.
19.1.4.1 Full and Half Duplex Operation
Full duplex mode is intended for use on point to point links between switches or end node to
switch. Half duplex mode is used in connections between an end node and a repeater or between
repeaters. Selection of the duplex mode is controlled by TCR[FDEN].
When configured for full duplex mode, flow control may be enabled. Refer to the
TCR[RFC_PAUSE] and TCR[TFC_PAUSE] bits, the RCR[FCE] bit, and
Duplex Flow
19.1.5 Interface Options
The following interface options are supported. A detailed discussion of the interface
configurations is provided in
19.1.5.1 10 Mbps and 100 Mbps MII Interface
MII is the Media Independent Interface defined by the IEEE 802.3 standard for 10/100 Mbps
operation. The MAC-PHY interface may be configured to operate in MII mode by asserting
RCR[MII_MODE].
The speed of operation is determined by the ETXCLK and ERXCLK pins which are driven by the
external transceiver. The transceiver will either auto-negotiate the speed or it may be controlled by
19-4
• Support for full-duplex operation (200Mbps throughput) with a minimum system clock rate
• Support for half-duplex operation (100Mbps throughput) with a minimum system clock
• Retransmission from transmit FIFO following a collision (no processor bus utilization)
• Automatic internal flushing of the receive FIFO for runts (collision fragments) and address
• Address recognition
of 50 MHz
rate of 25 MHz
recognition rejects (no processor bus utilization)
— Frames with broadcast address may be always accepted or always rejected
— Exact match for single 48-bit individual (unicast) address
— Hash (64-bit hash) check of individual (unicast) addresses
— Hash (64-bit hash) check of group (multicast) addresses
— Promiscuous mode
Control,” for more details.
Section 19.3.5, “Network Interface
MCF5235 Reference Manual, Rev. 2
Options”.
Section 19.3.10, “ Full
Freescale Semiconductor

Related parts for MOD5234-100IR