TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 518

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
4) FIFO buffer
5) I2SnBUF
6) Share with HALT instruction
use all 128 bytes in the FIFO, data should basically be written in units of 64 bytes
using an INTI2Sn interrupt as a trigger. If data is written to the FIFO without
waiting for an INTI2Sn interrupt or in units other than 64 bytes, interrupts
cannot be generated properly.
bytes, set I2SnCTL<TXEn> to “0” to stop the transmission after writing the data,
then checking that the <TEMPn> flag is set to “1”, and waiting for two I2SWS
periods (i.e., after all the data has been transmitted). In case monaural setting,
make sure that the FIFO is empty by checking the I2SnCTL<TEMPn> flag. Then,
after waiting for four periods of the I2SWS signal (after all the data has been
transmitted), set <TXEn> to “0”.
instructions. Word data load or byte data load instructions cannot be used.
that operate at IDLE1 mode affects to this circuits. If mode is shifted to HALT
mode, set it after I
time to stop completely is necessary before execution of HALT instruction.
The I
If the last set of data, for which an interrupt is not needed, contains less than 64
When writing data to the I2SnBUF register, be sure to use long-word data load
I
When the CPU is shifted to the HALT mode after transmission is stopped, the
It’s time is NOP×10.
2
S circuit is not operated at IDLE1/STOP modes. Therefore, maybe PLL clock
Examples)
Example:
2
S unit is provided with a 128-byte FIFO. Although it is not necessary to
ld
ld
ld
2
S circuit is stopped.
92CF26A-517
(I2SnBUF), xwa; OK
(I2SnBUF), wa;
(I2SnBUF), a;
ld
NOP×10
HALT
(I2SCTL), 0x00
NG
NG
; Stop transmission
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG