TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 334

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
BR0CR
(1203H)
BR0ADD
(1204H)
0
1
+(16−K)/16 division enable
Bit symbol
Read/Write
Reset State
Function
bit Symbol
Read/Write
Reset State
Function
BR0ADD
<BR0K3:0>
Disable
Enable
Note1:Availability of +(16-K)/16 division function
Note2:Set BR0CR <BR0ADDE> to 1 after setting K (K = 1 to 15) to BR0ADD<BR0K3:0> when +(16-K)/16 division
1111(K = 15)
0001(K = 1)
0000
The baud rate generator can be set to “1” in UART mode only when the +(16-K)/16 division function is not
used.Do not use in I/O interface mode.
Figure 3.14.8 Baud rate generator control (channel 0, BR0CR, BR0ADD)
function is used. If the unused bits in the BR0ADD register is written, it does not iaffect o operation. If that bits
is read, it becomes undefined.
to
BR0CR
<BR0S3:0>
Always
write “0”
Sets baud rate generator frequency divisor
2 to 15
1 , 16
7
0
7
N
0000(N = 16)
0001 (N = 1)
+(16−K)/16
division
0: Disable
1: Enable
BR0ADDE
BR0CR<BR0ADDE> = 1
Disable
Disable
UART mode
or
6
0
6
×
00: φT0
01: φT2
10: φT8
11: φT32
00
01
10
11
BR0CK1
Setting the input clock of baud rate generator
1111 (N = 15)
N + (16-K) /16
0010 (N = 2)
Divided by
5
5
0
Disable
to
92CF26A-333
Internal clock φT0
Internal clock φT2
Internal clock φT8
Internal clock φT32
I/O mode
BR0CK0
4
4
0
×
×
BR0CR<BR0ADDE> = 0
0001 (N = 1) (UART only)
R/W
1111(N = 15)
0000(N = 16)
Divided by N
to
BR0S3
BR0K3
3
0
3
0
(divided by N + (16-K) / 16)
Sets frequency divisor “K”
Divided frequency setting
BR0S2
BR0K2
2
0
2
0
R/W
BR0S1
BR0K1
1
0
1
0
TMP92CF26A
BR0S0
BR0K0
0
0
0
2007-11-21
0

Related parts for TMP92CF26AXBG