TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 494

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
data reception can be selected by writing a 0 to the SPICT<RXMOD> bit.
a receive operation of one UNIT data. Then, the transmission is terminated after storing
the received data into the receive data register (SPIRD). To perform one-UNIT data
reception, read the SPIRD register after writing a 0 to the SPICT<RXE> bit. If the SPIRD
register is read again when the SPICT<RXE> bit is set to1, one-UNIT data is additionally
received. During the data reception, it is prohibited to change the reception mode from
Sequential to UNIT, or vice versa.
loaded into the SPIRD register from the receive shift register.
FIFO has any empty space. The Sequential mode is selected by writing a 1 to the
SPICT<RXMOD> bit.The 32-byte receive FIFO is disabled in this mode. In this reception
mode, the data reads from the receive FIFO must be performed in 16-byteunits. Otherwise,
the RFUL interrupt is not properly generated.
receive FIFO becomes full (32 bytes). Therefore, the reception continues sequentially
without stopping at every UNIT-sized reception. During the data reception, it is prohibited
to change the reception mode from Sequential to UNIT, or vice versa.
completingthe reception of the UNIT data currently being received.
or 32 bytes. The REND interrupt is generated when the 32-byte receive FIFO becomes full.
Differences Between the UNIT-mode and Sequential-mode Receptions
The receive FIFO is disabled in UNIT mode. Writing a 1 to the SPICT<RXE> bit initiates
In this mode, the RFUL and REND interrupts are generated when the receive data is
The Sequential-mode reception automatically receives the data as long as the receive
Received data is stored into the receive FIFO by writing a 1 to the SPICT<RXE> bit.
This mode of receptionkeeps receiving the next data automatically unless the data
Writing a 0 to the SPICT<RXE> bit during a receptionstops the data reception after
The RFUL interrupt is generated when the size of data stored into the FIFO reaches 16
The UNIT-mode reception receives only one UNIT-size data. The UNIT mode for the
92CF26A-493
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG