TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 364

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
interrupt request
interrupt request
SDA pin
SCL pin
SDA pin
SCL pin
INTSBI
<PIN>
INTSBI
<PIN>
Figure 3.15.16 Example of when <BC2:0> = “000”, <ACK> = “1” in receiver mode
Figure 3.15.17 Termination of data transfer in master receiver mode
When the <TRX> is “0” (Receiver mode)
Read SBIDBR
D7
“0” → <ACK>
Read SBIDBR
read the received data from SBIDBR to release the SCL line (data which is read
immediately after a slave address is sent is undefined). After the data is read,
<PIN> becomes “1”.
outputs “L” level from SDA pin with acknowledge timing.
TMP92CF26A pulls down the SCL pin to the Low-level. The TMP92CF26A
outputs a clock pulse for 1-word of data transfer and the acknowledge signal each
time that received data is read from the SBIDBR.
“0” before reading data which is 1-word before the last data to be received. The
last data word does not generate a clock pulse as the Acknowledge signal. After
the data has been transmitted and an interrupt request has been generated, set
<BC2:0> to “001” and read the data. The TMP92CF26A generates a clock pulse for
a 1-bit data transfer. Since the master device is a receiver, the SDA line on the bus
remains High. The transmitter interprets the High signal as an ACK signal. The
receiver indicates to the transmitter that data transfer is complete.
After the one data bit has been received and an interrupt request been generated,
the TMP92CF26A generates a stop condition (see Section 3.15.6 (4) Stop condition
generation) and terminates data transfer.
D7
1
1
When the next transmitted data is other than 8 bits, set <BC2:0> <ACK> and
Serial clock pulse for transferring new 1 word of data is defined SCL and
An INTSBI interrupt request then occurs and the <PIN> becomes “0”, Then the
In order to terminate the transmission of data to a transmitter, clear <ACK> to
D6
D6
2
2
D5
D5
3
3
92CF26A-363
D4
D4
4
4
D3
D3
5
5
D2
D2
6
6
D1
D1
7
7
D0
D0
8
8
Output from Master
Output from Slave
ACK
Output of Master
Output of Slave
9
1
“001” → <BC2:0>
Read SBIDBR
TMP92CF26A
Acknowledge signal
sent to a transmitter
Acknowledge signal
to a transmitter
New D7
2007-11-21

Related parts for TMP92CF26AXBG