TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 486

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
Note: The SD card of the TMP92CF26A supports a baud rate of up to 20 Mbps. This field should be programmed so
(h) SWRST
(i) XEN
(j) CLKSEL2:0
that SPCLK signal does not exceed 20 MHz When setting the baud rates, select less than 20 Mbps according
to the operation speed of CPU (f
transmission and reception. Stop the data transmission after writing a 0 to the
SPICT<TXE> bit where XEN = 1. Then, write a 1 to the SWRST bit to initialize the
read and write pointers of transmit and receive FIFO buffers.
UNIT data that is currently being transmitted. Then, writing a 1 to the SWRST bit
invalidate the data in the transmit FIFO buffer. Therefore, the data is not output even
if the data transmission is restarted after performing a software reset.Do not write a 1
to the SWRST bit in the middle of data transmission.
buffer becomes invalid.
even if the data in the receive FIFO buffer becomes invalid. Therefore, stop data
reception by writing a 0 to the SPICT<RXE> bit after receiving the data that is
currently being received. Then, (after confirming there is no UNIT data currently
being received, or ) the receive operation can be stopped completely by writing a 1 to
the SWRST bit after checking no UNIT data in receiving (namely after REND
interrupt or the time to receive 1UNIT).
performed in a single-shot operation, which is to write a 1 to the SWRST bit (it is not
required to write a 0 to the SWRST bit). Simultaneous writing of 1s to the XEN and
SWRST bits is also supported.
using the SPI controller.
and is programmable as shown below according to the system clock settings.
these bits
This bit is used to performs a software reset of the read and write pointers for data
Writing a 0 to the SPICT<TXE> bit stops data transmission after transmitting the
In case of performing data reception, the received data contained in the receive FIFO
However, when performingSequential-mode data reception, data reception continues
This bit enables or disables the internal clock signal. Always set this bit to 1 when
This bti selects the baud rate. The baud rate is generated using the system clock f
Data transmission or reception must not be performed while changing the state of
Do not write a 1 to the SWRST bit during a data reception. Software reset can be
<CLKSEL2:0>
f
f
f
SYS
f
f
f
SYS
SYS
f
SYS
SYS
SYS
SYS
/256
Table 3.17.1 Example of Baud Rate
/16
/64
/2
/3
/4
/8
SYS
92CF26A-485
).
f SYS = 60 MHz
0.234375
0.9375
3.75
7.5
20
15
Baud Rate [Mbps]
f SYS = 80 MHz
0.3125
1.25
20
10
5
TMP92CF26A
2007-11-21
SYS

Related parts for TMP92CF26AXBG