TMP92CF26AXBG Toshiba, TMP92CF26AXBG Datasheet - Page 294

no-image

TMP92CF26AXBG

Manufacturer Part Number
TMP92CF26AXBG
Description
Microcontrollers (MCU) TLCS-900/H1 ROMLESS 144KB RAM
Manufacturer
Toshiba
Datasheet

Specifications of TMP92CF26AXBG

Processor Series
TLCS-900
Core
900/H
Data Bus Width
16 bit
Program Memory Type
ROM
Program Memory Size
8 KB
Data Ram Size
144 KB
Interface Type
I2C, I2S, UART, USB
Maximum Clock Frequency
80 MHz
Number Of Programmable I/os
136
Number Of Timers
10
Maximum Operating Temperature
+ 50 C
Mounting Style
SMD/SMT
Package / Case
FBGA-228
Development Tools By Supplier
BM1040R0A, BM1055R0B, SW96CN0-ZCC, SW00MN0-ZCC
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA
Quantity:
4 000
Part Number:
TMP92CF26AXBG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
TA0REG-WR
TA01RUN<TA0RDE>
(Value to be compared)
Note: The values that can be set in TAxREG renge from 01h to 00h (equivalent to 100h). If the maximum value 00h is
Match with TA0REG
Match with TA1REG
TA0IN
TA01MOD<TA0CLK1:0>
φT16
Selector
φT1
φT4
set , the match-detect signal goes active when the up-counter overfolws.
and up counter
output each time the 8-bit up counter (UC0) matches the value in one of the timer
registers TA0REG or TA1REG.
TA01RUN<TA1RUN> should be set to 1 so that UC1 is set for counting.
will be shifted into TA0REG each time TA1REG matches UC0.
varied).
Register buffer
In this mode a programmable square wave is generated by inverting the timer
The value set in TA0REG must be smaller than the value set in TA1REG.
Although the up counter for TMRA1 (UC1) is not used in this mode,
Figure 3.12.21 shows a block diagram representing this mode.
If the TA0REG double buffer is enabled in this mode, the value of the register buffer
Use of the double buffer facilitates the handling of low-duty waves (when duty is
TA0REG
Figure 3.12.21 Block Diagram of 8-Bit PPG Output Mode
Selector
Shift trigger
Register buffer
Figure 3.12.22 Operation of Register Buffer
Comparator
TA0REG
Internal data bus
(Up counter = Q
up counter
(UC0)
92CF26A-293
8-bit
Q
1
Comparator
1
TA1REG
)
Q
2
TA01RUN<TA0RUN>
(Up counter = Q
Shift from register buffer
TA1OUT
TA1FF
2
)
Q
Inversion
2
TA0REG (Register buffer)
write
Q
INTTA0
INTTA1
3
TA1FFCR<TA1FFIE>
TMP92CF26A
2007-11-21

Related parts for TMP92CF26AXBG