XC4VFX60-11FFG672I Xilinx Inc, XC4VFX60-11FFG672I Datasheet - Page 363

no-image

XC4VFX60-11FFG672I

Manufacturer Part Number
XC4VFX60-11FFG672I
Description
IC FPGA VIRTEX-4 FX 60K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX60-11FFG672I

Number Of Logic Elements/cells
56880
Number Of Labs/clbs
6320
Total Ram Bits
4276224
Number Of I /o
352
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-BBGA, FCBGA
For Use With
HW-V4-ML410-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
Quantity:
1 238
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
0
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC4VFX60-11FFG672I
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
R
Clock Event 1
Clock Event 2
Clock Event 9
TCE
At time T
High at the TCE input of the ODDR 3-state registers, enabling them for incoming
data. Since the TCE signal is common to all ODDR registers, care must be taken to
toggle this signal between the rising edges and falling edges of C as well as meeting
the register setup-time relative to both clock edges.
At time T
valid-High at the T1 input of 3-state register 1 and is reflected on the TQ output at
time T
At time T
valid-High at the T2 input of 3-state register 2 and is reflected on the TQ output at
time T
At time T
synchronous reset in this case) becomes valid-High resetting 3-state Register 1,
reflected at the TQ output at time T
in this case) and resetting 3-state Register 2, reflected at the TQ output at time T
after Clock Event 10 (no change at the TQ output in this case)
SR
TQ
T1
T2
C
T OCKQ
Figure 7-29: OLOGIC ODDR 3-State Register Timing Characteristics
OCKQ
OCKQ
OTCECK
OTCK
OTCK
OSRCK
1
after Clock Event 1.
after Clock Event 2 (no change at the TQ output in this case).
T OTCECK
T OTCK
before Clock Event 1 (rising edge of C), the 3-state signal T1 becomes
before Clock Event 2 (falling edge of C), the 3-state signal T2 becomes
before Clock Event 9 (rising edge of C), the SR signal (configured as
before Clock Event 1, the 3-state clock enable signal becomes valid-
2
www.xilinx.com
3
T OTCK
4
RQ
5
after Clock Event 9 (no change at the TQ output
6
T OSRCK
7
8
9
OLOGIC Resources
10
T RQ
ug070_7_29_080104
11
RQ
363

Related parts for XC4VFX60-11FFG672I