XC4VFX60-11FFG672I Xilinx Inc, XC4VFX60-11FFG672I Datasheet - Page 352

no-image

XC4VFX60-11FFG672I

Manufacturer Part Number
XC4VFX60-11FFG672I
Description
IC FPGA VIRTEX-4 FX 60K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX60-11FFG672I

Number Of Logic Elements/cells
56880
Number Of Labs/clbs
6320
Total Ram Bits
4276224
Number Of I /o
352
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-BBGA, FCBGA
For Use With
HW-V4-ML410-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
Quantity:
1 238
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
0
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC4VFX60-11FFG672I
0
Chapter 7: SelectIO Logic Resources
352
To build an edge-triggered D-type flip-flop, use the topmost register (OFF1/TFF1). This
register is also the only register that can be configured as a level sensitive latch. The other
two registers (OFF2/TFF2 and OFF3/TFF3) are used to build various output DDR
registers. See
DDR.
The three data registers share a common clock enable (OCE). Similarly, the three 3-state
control registers share a different clock enable (TCE). The clock enable signals are default
active High. If left unconnected, the clock enable pin for the storage element defaults to the
active state.
All registers in OLOGIC have a common clock and synchronous or asynchronous set and
reset (SR and REV signals).
conjunction with REV.
For each storage element in the OLOGIC block, the SRVAL attributes are independent.
Synchronous or asynchronous set/reset (SRTYPE) can not be set individually for each
storage element in an OLOGIC block.
Most of the control signals have optional inverter. Any inverter placed on a control input is
automatically absorbed.
“Output DDR Overview (ODDR),” page 354
www.xilinx.com
Table 7-1
and
Table 7-2
describe the operation of SR in
for further discussion on output
UG070 (v2.6) December 1, 2008
Virtex-4 FPGA User Guide
R

Related parts for XC4VFX60-11FFG672I