XC4VFX60-11FFG672I Xilinx Inc, XC4VFX60-11FFG672I Datasheet - Page 176

no-image

XC4VFX60-11FFG672I

Manufacturer Part Number
XC4VFX60-11FFG672I
Description
IC FPGA VIRTEX-4 FX 60K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX60-11FFG672I

Number Of Logic Elements/cells
56880
Number Of Labs/clbs
6320
Total Ram Bits
4276224
Number Of I /o
352
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-BBGA, FCBGA
For Use With
HW-V4-ML410-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
Quantity:
1 238
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX
0
Part Number:
XC4VFX60-11FFG672I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC4VFX60-11FFG672I
0
Chapter 4: Block RAM
176
[msb:msb-3]
[msb:msb-3]
WRCOUNT
WRCOUNT
Binary → Gray + 2
IN[3:0]
Binary → Gray + 3
IN[3:0]
Notes:
Resource Utilization
Performance
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
IN
IN
In this design, the combinatorial logic delay between flip-flops is never comprised of more
than one LUT. A total of 39 LUTs and 41 flip-flops are used.
The performance of this logic matches the performance of the FIFO16 module for each
speed grade as given in the
OUT
OUT
0000
0001
0011
0110
0111
0101
0100
1100
1101
1111
1110
1011
1010
1011
1001
1000
1000
0000
0001
0011
0010
0110
0111
0101
0100
1100
1101
1111
1110
1010
1011
1001
WRCLK
WRCLK
The FULL flag does not mean that the FIFO is full; it means that half of the sector has
been written into after the ALMOSTFULL flag went true.
Setting and clearing of ALMOSTFULL occurs between two and three WRCLK periods
after equality goes true or false, respectively in
Setting and clearing of the FULL flag is delayed as with the ALMOSTFULL flag.
Clearing of the ALMOSTEMPTY flag occurs between 3 and 4 RDCLK periods after an
equality goes false in
OUT[3:0]
OUT[3:0]
4 LUTs
4 LUTs
RST
Figure 4-33: ALMOSTEMPTY Flag Generation
[3:0]
[3:0]
RAgray[3:0]
D[3:0] Q[3:0]
D[3:0] Q[3:0]
RST
RST
Figure
www.xilinx.com
Virtex-4 Data
4 Synchronizers
[3:0]
[3:0]
4-33.
[1:0]
[1:0]
[3:2]
[3:2]
[1:0]
[1:0]
[3:2]
[3:2]
Sheet.
LUT
LUT
LUT
LUT
= =
= =
= =
= =
Figure
D
D
D
D
D
D
PRE
PRE
PRE
PRE
PRE
PRE
Q
Q
Q
Q
Q
Q
4-32.
UG070 (v2.6) December 1, 2008
Virtex-4 FPGA User Guide
LUT
LUT
LUT
D
D
D
PRE
PRE
PRE
UG070_c4_34_020607
Q
Q
Q
ALMOST
EMPTY
R

Related parts for XC4VFX60-11FFG672I