HD64F2218UTF24 Renesas Electronics America, HD64F2218UTF24 Datasheet - Page 41

IC H8S MCU FLASH 128K 100-TQFP

HD64F2218UTF24

Manufacturer Part Number
HD64F2218UTF24
Description
IC H8S MCU FLASH 128K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2200r
Datasheets

Specifications of HD64F2218UTF24

Core Processor
H8S/2000
Core Size
16-Bit
Speed
24MHz
Connectivity
SCI, SmartCard, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
69
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
For Use With
3DK2218-SS - KIT DEV H8S/2218 WINDOWS SIDESHW
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F2218UTF24
Manufacturer:
RENESAS
Quantity:
14
Part Number:
HD64F2218UTF24V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Figure 6.14 Bus Timing for 16-Bit 2-State Access Space (2) (Odd Address Byte Access) ...... 140
Figure 6.15 Bus Timing for 16-Bit 2-State Access Space (3) (Word Access)........................... 141
Figure 6.16 Bus Timing for 16-Bit 3-State Access Space (1) (Even Address Byte Access) ..... 142
Figure 6.17 Bus Timing for 16-Bit 3-State Access Space (2) (Odd Address Byte Access) ...... 143
Figure 6.18 Bus Timing for 16-Bit 3-State Access Space (3) (Word Access)........................... 144
Figure 6.19 Example of Wait State Insertion Timing................................................................ 146
Figure 6.20 Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 1)................. 148
Figure 6.21 Example of Burst ROM Access Timing (When AST0 = BRSTS1 = 0)................. 148
Figure 6.22 Example of Idle Cycle Operation (1) ..................................................................... 150
Figure 6.23 Example of Idle Cycle Operation (2) ..................................................................... 151
Figure 6.24 Relationship between Chip Select (CS) and Read (RD)......................................... 152
Figure 6.25 Bus-Released State Transition Timing ................................................................... 154
Section 7 DMA Controller (DMAC)
Figure 7.1
Figure 7.2
Figure 7.3
Figure 7.4
Figure 7.5
Figure 7.6
Figure 7.7
Figure 7.8
Figure 7.9
Figure 7.10 Operation in Block Transfer Mode (BLKDIR = 0) ................................................ 190
Figure 7.11 Operation in Block Transfer Mode (BLKDIR = 1) ................................................ 191
Figure 7.12 Operation Flow in Block Transfer Mode ............................................................... 192
Figure 7.13 Example of Block Transfer Mode Setting Procedure............................................. 193
Figure 7.14 Example of DMA Transfer Bus Timing................................................................. 196
Figure 7.15 Example of Short Address Mode Transfer ............................................................. 197
Figure 7.16 Example of Full Address Mode (Cycle Steal) Transfer ......................................... 198
Figure 7.17 Example of Full Address Mode (Burst Mode) Transfer......................................... 199
Figure 7.18 Example of Full Address Mode (Block Transfer Mode) Transfer ......................... 200
Figure 7.19 Example of DREQ Level Activated Normal Mode Transfer ................................. 201
Figure 7.20 Example of Multi-Channel Transfer ...................................................................... 202
Figure 7.21 Example of Procedure for Continuing Transfer on Channel Interrupted
Figure 7.22 Example of Procedure for Forcibly Terminating DMAC Operation...................... 204
Figure 7.23 Example of Procedure for Clearing Full Address Mode ........................................ 205
Figure 7.24 Block Diagram of Transfer End/Transfer Break Interrupt ..................................... 206
Figure 7.25 DMAC Register Update Timing ............................................................................ 207
Figure 7.26 Contention between DMAC Register Update and CPU Read................................ 208
Block Diagram of DMAC ...................................................................................... 158
Operation in Sequential Mode................................................................................ 179
Example of Sequential Mode Setting Procedure .................................................... 180
Operation in Idle Mode .......................................................................................... 181
Example of Idle Mode Setting Procedure............................................................... 182
Operation in Repeat mode ...................................................................................... 184
Example of Repeat Mode Setting Procedure.......................................................... 185
Operation in Normal Mode .................................................................................... 187
Example of Normal Mode Setting Procedure......................................................... 188
by NMI Interrupt .................................................................................................... 204
Rev.7.00 Dec. 24, 2008 Page xxxix of liv
REJ09B0074-0700

Related parts for HD64F2218UTF24