HD64F7051SFJ20V Renesas Electronics America, HD64F7051SFJ20V Datasheet - Page 139

MCU 5V 256K J-TEMP PB-FREE QFP-1

HD64F7051SFJ20V

Manufacturer Part Number
HD64F7051SFJ20V
Description
MCU 5V 256K J-TEMP PB-FREE QFP-1
Manufacturer
Renesas Electronics America
Series
SuperH® SH7050r
Datasheet

Specifications of HD64F7051SFJ20V

Core Processor
SH-2
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, WDT
Number Of I /o
102
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
168-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS
Quantity:
101
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Bits 15–8—Idles between Cycles (IW31, IW30, IW21, IW20, IW11, IW10, IW01, IW00):
These bits specify idle cycles inserted between consecutive accesses when the second one is to a
different CS area after a read. Idles are used to prevent data conflict between ROM (and other
memories, which are slow to turn the read data buffer off), fast memories, and I/O interfaces. Even
when access is to the same area, idle cycles must be inserted when a read access is followed
immediately by a write access. The idle cycles to be inserted comply with the area specification of
the previous access Refer to section 10.6, Waits between Access Cycles, for details.
IW31, IW30 specify the idle between cycles for CS3 space; IW21, IW20 specify the idle between
cycles for CS2 space; IW11, IW10 specify the idle between cycles for CS1 space and IW01, IW00
specify the idle between cycles for CS0 space.
Bit 15: IW31
0
1
Bit 13: IW21
0
1
Bit 11: IW11
0
1
Bit 9: IW01
0
1
Bit 14: IW30
0
1
0
1
Bit 12: IW20
0
1
0
1
Bit 10: IW10
0
1
0
1
Bit 8: IW00
0
1
0
1
Description
No idle cycle after accessing CS3 space
Inserts one idle cycle
Inserts two idle cycles
Inserts three idle cycles initial value)
Description
No idle cycle after accessing CS2 space
Inserts one idle cycle
Inserts two idle cycles
Inserts three idle cycles initial value)
Description
No idle cycle after accessing CS1 space
Inserts one idle cycle
Inserts two idle cycles
Inserts three idle cycles initial value)
Description
No idle cycle after accessing CS0 space
Inserts one idle cycle
Inserts two idle cycles
Inserts three idle cycles initial value)
Rev. 5.00 Jan 06, 2006 page 117 of 818
Section 8 Bus State Controller (BSC)
REJ09B0273-0500

Related parts for HD64F7051SFJ20V