HD64F7051SFJ20V Renesas Electronics America, HD64F7051SFJ20V Datasheet - Page 123

MCU 5V 256K J-TEMP PB-FREE QFP-1

HD64F7051SFJ20V

Manufacturer Part Number
HD64F7051SFJ20V
Description
MCU 5V 256K J-TEMP PB-FREE QFP-1
Manufacturer
Renesas Electronics America
Series
SuperH® SH7050r
Datasheet

Specifications of HD64F7051SFJ20V

Core Processor
SH-2
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, WDT
Number Of I /o
102
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
168-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS
Quantity:
101
Part Number:
HD64F7051SFJ20V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Bits 5 and 4—Instruction Fetch/Data Access Select (ID1, ID0): These bits select whether to
break on instruction fetch and/or data access cycles.
Bits 3 and 2—Read/Write Select (RW1, RW0): These bits select whether to break on read
and/or write cycles.
Bits 1 and 0—Operand Size Select (SZ1, SZ0): These bits select operand size as a break
condition.
Note: When breaking on an instruction fetch, set the SZ0 bit to 0. All instructions are considered
Bit 5: ID1
0
1
Bit 3: RW1
0
1
Bit 1: SZ1
0
1
to be word-size accesses (even when there are instructions in on-chip memory and 2
instruction fetches are done simultaneously in 1 bus cycle).
Operand size is word for instructions or determined by the operand size specified for the
CPU/DMAC data access. It is not determined by the bus width of the space being
accessed.
Bit 4: ID0
0
1
0
1
Bit 2: RW0
0
1
0
1
Bit 0: SZ0
0
1
0
1
No user break interrupt occurs (initial value)
Break on instruction fetch cycles
Break on data access cycles
Break on both instruction fetch and data access cycles
No user break interrupt occurs (initial value)
Break on read cycles
Break on write cycles
Break on both read and write cycles
Operand size is not a break condition (initial value)
Break on byte access
Break on word access
Break on longword access
Description
Description
Description
Rev. 5.00 Jan 06, 2006 page 101 of 818
Section 7 User Break Controller (UBC)
REJ09B0273-0500

Related parts for HD64F7051SFJ20V