AT91SAM9G10-EK Atmel, AT91SAM9G10-EK Datasheet - Page 480

KIT DEV FOR SAM9G10 ARM

AT91SAM9G10-EK

Manufacturer Part Number
AT91SAM9G10-EK
Description
KIT DEV FOR SAM9G10 ARM
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT91SAM9G10-EK

Contents
Board, Cables, Power Supply
Silicon Manufacturer
Atmel
Core Architecture
AVR
Kit Contents
Board
Svhc
No SVHC (15-Dec-2010)
Mcu Supported Families
AT91SAM9G10, ARM926EJ-S
Tool / Board Applications
Microcontroller
Rohs Compliant
Yes
For Use With/related Products
*
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Figure 33-4. SSC Functional Block Diagram
33.6.1
480
AT91SAM9G10
Clock Management
APB
MCK
Interface
Divider
Clock
User
The transmitter clock can be generated by:
The receiver clock can be generated by:
Furthermore, the transmitter block can generate an external clock on the TK I/O pad, and the
receiver block can generate an external clock on the RK I/O pad.
This allows the SSC to support many Master and Slave Mode data transfers.
• an external clock received on the TK I/O pad
• the receiver clock
• the internal clock divider
• an external clock received on the RK I/O pad
• the transmitter clock
• the internal clock divider
Interrupt Control
NVIC
TF
RF
TX Clock
RF
TF
TK Input
RK Input
RX clock
Selector
Selector
Start
Start
Load Shift
Load Shift
Transmitter
Transmit Clock
Receive Clock
Controller
Controller
Receiver
Transmit Holding
Receive Holding
Register
Register
Transmit Shift Register
Receive Shift Register
RX Clock
TX clock
Holding Register
Holding Register
Transmit Sync
Receive Sync
Clock Output
Clock Output
Frame Sync
Frame Sync
Controller
Controller
Controller
Controller
6462A–ATARM–03-Jun-09
RD
TD
RK
RF
TK
TF

Related parts for AT91SAM9G10-EK