AT91SAM9G10-EK Atmel, AT91SAM9G10-EK Datasheet - Page 373

KIT DEV FOR SAM9G10 ARM

AT91SAM9G10-EK

Manufacturer Part Number
AT91SAM9G10-EK
Description
KIT DEV FOR SAM9G10 ARM
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT91SAM9G10-EK

Contents
Board, Cables, Power Supply
Silicon Manufacturer
Atmel
Core Architecture
AVR
Kit Contents
Board
Svhc
No SVHC (15-Dec-2010)
Mcu Supported Families
AT91SAM9G10, ARM926EJ-S
Tool / Board Applications
Microcontroller
Rohs Compliant
Yes
For Use With/related Products
*
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
30.7.9
Name:
Addresses:
Access:
Note:
• CPOL: Clock Polarity
0 = The inactive state value of SPCK is logic level zero.
1 = The inactive state value of SPCK is logic level one.
CPOL is used to determine the inactive state value of the serial clock (SPCK). It is used with NCPHA to produce the
required clock/data relationship between master and slave devices.
• NCPHA: Clock Phase
0 = Data is changed on the leading edge of SPCK and captured on the following edge of SPCK.
1 = Data is captured on the leading edge of SPCK and changed on the following edge of SPCK.
NCPHA determines which edge of SPCK causes data to change and which edge causes data to be captured. NCPHA is
used with CPOL to produce the required clock/data relationship between master and slave devices.
• CSAAT: Chip Select Active After Transfer
0 = The Peripheral Chip Select Line rises as soon as the last transfer is achieved.
1 = The Peripheral Chip Select does not rise after the last transfer is achieved. It remains active until a new transfer is
requested on a different chip select.
• BITS: Bits Per Transfer (See the
The BITS field determines the number of data bits transferred. Reserved values should not be used.
6462A–ATARM–03-Jun-09
31
23
15
7
SPI_CSRx registers must be written even if the user wants to use the defaults. The BITS field will not be updated with the trans-
lated value unless the register is written.
SPI Chip Select Register
30
22
14
SPI_CSR0... SPI_CSR3
0xFFFC8030 (0), 0xFFFCC030 (1)
Read/Write
6
BITS
0000
0001
0010
0011
0100
0101
0110
0111
BITS
(Note:)
29
21
13
5
below the register table;
28
20
12
4
DLYBCT
DLYBS
SCBR
CSAAT
Section 30.7.9 “SPI Chip Select Register” on page
27
19
11
3
Bits Per Transfer
26
18
10
2
10
11
12
13
14
15
8
9
AT91SAM9G10
NCPHA
25
17
9
1
CPOL
24
16
8
0
373.)
373

Related parts for AT91SAM9G10-EK